# HIPERFACE DSL® MASTER

Safety Integration Manual





© SICK STEGMANN GmbH

All rights reserved. No component of the description may by copied or processed in any other way without the written consent of the company.

This documentation applies to the HIPERFACE DSL® MASTER IP Core release version 1.07.

SICK STEGMANN GmbH accepts no responsibility for the non-infringement of patent rights, e.g. in the case of recommendations for circuit designs or processes.

The trade names listed are the property of the relevant companies.

 ${\rm HIPERFACE}^{\circledast}$  and  ${\rm HIPERFACE}~{\rm DSL}^{\circledast}$  are registered trademarks of SICK STEGMANN GmbH.

SICK STEGMANN GmbH Dürrheimer Strasse 36 78166 Donaueschingen, Germany Tel.: +(49) 771 / 807 - 0 Fax: +(49) 771 / 807 - 100 Internet: www.sick.com E-mail: info@sick.com

## Contents

| 1 | List | of figures                                | 5  |
|---|------|-------------------------------------------|----|
| 2 | Sco  | pe of application of the document         | 7  |
|   | 2.1  | Symbols used                              | 7  |
|   | 2.2  | Related applicable documents              | 7  |
|   | 2.3  | HIPERFACE DSL® for Motor Feedback Systems | 7  |
|   | 2.4  | Features of HIPERFACE DSL®                | 8  |
| 3 | Prot | ocol overview                             | 10 |
|   | 3.1  | Process data channel                      | 12 |
|   | 3.2  | Safe Channel 1                            | 13 |
|   | 3.3  | Safe Channel 2                            | 13 |
|   | 3.4  | Parameters Channel                        | 14 |
|   | 3.5  | SensorHub Channel                         | 15 |
| 4 | Hare | dware installation                        | 16 |
|   | 4.1  | Interface circuit                         | 16 |
|   | 4.2  | FPGA IP Core                              | 19 |
|   | 4.3  | Cable specification                       | 22 |
| 5 | Inte | rfaces                                    | 23 |
|   | 5.1  | Drive interface                           | 23 |
|   | 5.2  | Safe 1 interface                          | 24 |
|   | 5.3  | Safe 2 interface                          | 24 |
|   | 5.4  | SensorHub SPI PIPE Interface              | 25 |
|   | 5.5  | Control signals                           | 26 |
|   | 5.6  | Test signals                              | 28 |
| 6 | Reg  | ister map                                 | 31 |
|   | 6.1  | Explanation of the registers              | 32 |
|   | 6.2  | Online Status D                           | 32 |
|   | 6.3  | Online Status 1                           | 34 |
|   | 6.4  | Online Status 2                           | 36 |
|   | 6.5  | DSL Master primary function register      | 37 |
|   | 6.6  | DSL Master secondary function register    | 65 |
|   | 6.7  | Function register for the DSL Slave       | 68 |
| 7 | Cen  | tral functions                            | 75 |
|   | 7.1  | System start                              | 75 |
|   | 7.2  | System diagnostics                        | 76 |
|   | 7.3  | Fast position                             | 77 |
|   | 7.4  | Safe position, Channel 1                  | 83 |
|   | 7.5  | Safe position, Channel 2                  | 83 |
|   | 7.6  | Parameters Channel                        | 84 |
|   | 7.7  | Status and error messages                 | 92 |
|   |      | -                                         |    |

| 8  | Safety Implementation |                                                       | 106 |
|----|-----------------------|-------------------------------------------------------|-----|
|    | 8.1                   | General safety matters                                | 106 |
|    | 8.2                   | Safety related objective                              | 108 |
|    | 8.3                   | Requirements and system prerequisites                 | 109 |
|    | 8.4                   | Safety oriented characteristic values                 |     |
|    | 8.5                   | Error assumptions                                     | 111 |
|    | 8.6                   | Error detection and error control                     | 112 |
|    | 8.7                   | Recommended software architecture                     | 119 |
| 9  | Moto                  | r feedback system resources                           | 125 |
|    | 9.1                   | Access to resources                                   | 125 |
|    | 9.2                   | Resources list                                        | 128 |
|    | 9.3                   | Node                                                  | 130 |
|    | 9.4                   | Identification resources                              | 133 |
|    | 9.5                   | Monitoring resources                                  | 140 |
|    | 9.6                   | Administration resources                              | 156 |
|    | 9.7                   | Counter resources                                     | 168 |
|    | 9.8                   | Data storage resources                                | 170 |
|    | 9.9                   | SensorHub resources                                   | 177 |
| 10 | FPG/                  | A IP-Core                                             | 181 |
|    | 10.1                  | Interface blocks                                      | 185 |
|    | 10.2                  | Serial interface block                                | 185 |
|    | 10.3                  | Parallel interface block                              | 190 |
|    | 10.4                  | Basic interface specification                         | 194 |
|    | 10.5                  | Multi byte register access                            | 196 |
|    | 10.6                  | Register assignment                                   | 197 |
|    | 10.7                  | Implementation of the IP Core for Xilinx Spartan-3E/6 | 199 |
|    | 10.8                  | Installation of the IP Core for Altera FPGAs          | 204 |
| 11 | DSL                   | component interoperability                            | 209 |
|    | 11.1                  | Servo controller recommendations                      | 209 |
|    | 11.2                  | Motor recommendations                                 | 212 |
|    | 11.3                  | Recommendations for connection line                   | 214 |
|    | 11.4                  | Recommendations on installation site                  | 216 |
| 12 | Index                 | κ                                                     | 217 |
| 13 | Gloss                 | sary                                                  | 218 |
| 14 | Versions              |                                                       |     |

## 1 List of figures

| 1.         | Drive system with HIPERFACE DSL®                                | 8   |
|------------|-----------------------------------------------------------------|-----|
| 2.         | Length of protocol packages                                     | 11  |
| 3.         | Data channels in HIPERFACE DSL®                                 |     |
| 4.         | HIPERFACE DSL <sup>®</sup> SensorHub interface                  | 15  |
| 5.         | Interface circuit with separate encoder cable                   |     |
| 6.         | Interface circuit with two core cable (integrated in cable)     |     |
| 7.         | Inrush current diagram                                          |     |
| 8.         | Reset procedure                                                 |     |
| 9.         | DSL system interfaces                                           |     |
| 10.        | SPI-PIPE interface time control                                 |     |
| 11.        | "Read Pipeline" transaction                                     |     |
| 12.        | Sample signal                                                   |     |
| 13.        | Register block overview                                         |     |
| 14.        | Position transmission status POSTX1:POSTX0                      |     |
| 14.<br>15. | Interrupt masking                                               |     |
| 15.<br>16. |                                                                 |     |
| 10.<br>17. | DSL Slave status and summary                                    |     |
|            | Interrupt masking<br>Sequence of the bytes to calculate the CRC |     |
| 18.        |                                                                 |     |
| 19.        | Status table for DSL system start                               |     |
| 20.        | Position value format                                           |     |
| 21.        | Polling of position registers in free running mode              |     |
| 22.        | Polling of rotation speed registers in free running mode        |     |
| 23.        | SYNC mode signals                                               |     |
| 24.        | Polling registers for the fast position in SYNC mode            |     |
| 25.        | Polling of rotation speed registers in SYNC mode                |     |
| 26.        | Polling the safe position                                       |     |
| 27.        | Polling secondary safe position                                 |     |
| 28.        | Reading from remote register                                    |     |
| 29.        | "Long message" characteristics                                  |     |
| 30.        | Example of a "long message" read command                        |     |
| 31.        | Reset of the Parameters Channel                                 |     |
| 32.        | Acknowledgment of event bits                                    | 93  |
| 33.        | Type code                                                       |     |
| 34.        | General view of a safety oriented functional sequence           | 107 |
| 35.        | General view of a servo feedback loop                           | 108 |
| 36.        | Example of position comparison                                  | 114 |
| 37.        | Interface assignment                                            |     |
| 38.        | Task processor controller 1 and 2                               | 121 |
| 39.        | Tasks Position 1 and Position 2                                 | 122 |
| 40.        | Task Error Handler 1                                            | 123 |
| 41.        | Task Error Handler 2                                            | 123 |
| 42.        | Task Encoder Test                                               | 124 |
| 43.        | Task Test Monitoring                                            | 124 |
| 44.        | Tree structure of the resources database                        |     |
| 45.        | Code disc position                                              |     |
| 46.        | Workflows for data storage                                      |     |
| 47.        | sHub® categories                                                |     |
| 48.        | Block circuit diagram of the DSL Master IP Core                 |     |
| 49.        | Combination of interface blocks                                 |     |
| 50.        | Serial interface block signals                                  |     |
| 51.        | Time control of the SPI                                         |     |
| 52.        | Parallel interface block signals                                |     |
| 53.        | Allocation of parallel interface block to host                  |     |
| 53.<br>54. | Read access basic interface                                     |     |
| 54.        |                                                                 | 190 |

5

| 55. | Write access basic interface                                 | .195 |
|-----|--------------------------------------------------------------|------|
| 56. | Connection of the hybrid motor cable to the servo controller | .211 |
| 57. | Pin layout M23                                               | .215 |

## 2 Scope of application of the document

This document is for a HIPERFACE DSL® safety application. For standard applications, please only refer to the document "HIPERFACE DSL® manual (8017595)".

This manual describes all "the" requirements for the use of a HIPERFACE DSL<sup>®</sup> encoder system in a safety relevant application in accordance with standards IEC 61508, IEC 62061 or ISO 13849.

Non-compliance with the requirements set out in this document may lead to personal injury or damage to property.

### 2.1 Symbols used

## NOTE

i

Notes refer to special features of the device. Please pay attention to these notes. They often contain important information.

Tips provide additional information that facilitates using the documentation.



### CAUTION

Safety notes contain information about specific or potential dangers, and misuse of the application. This information is to prevent injury.

Read and follow the safety notes carefully.

## 2.2 Related applicable documents

This safety implementation manual applies only in connection with the following documents:

• Product data sheets

Documentation for individual motor feedback systems with HIPERFACE DSL<sup>®</sup> is provided by their respective data sheets. These data sheets list all the installed characteristics and limitations of the encoder.

• Operating instructions

Mounting, assembly and commissioning of individual motor feedback systems with HIPERFACE DSL<sup>®</sup> are documented in operating instructions. Mounting requirements may be safety relevant and must be followed in order to be consistent with error assumptions and their monitoring.

Errata documents
 If errors or limitations for individual motor feedback systems become apparent,
 which cannot be resolved immediately, these topics are published in an associated errata document.

## 2.3 HIPERFACE DSL<sup>®</sup> for Motor Feedback Systems

This document describes the use and implementation of the HIPERFACE DSL<sup>®</sup> data protocol installed in motor feedback systems of servo drives.

HIPERFACE DSL<sup>®</sup> is a purely digital protocol that requires a minimum of connection cables between frequency inverter and motor feedback system. The robustness of the protocol enables the connection to the motor feedback system via the motor connection cable.

Motor feedback systems with the HIPERFACE DSL<sup>®</sup> interface can be used across all performance ranges and substantially simplify the installation of an encoder system in the drive:

- Standardized digital interface (RS485)
- Analog components for the encoder interface are not required
- Standardized interface between the frequency inverter application and the protocol logic



Figure 1: Drive system with HIPERFACE DSL®

Based on the name for the predecessor protocol, the SICK HIPERFACE®, the name HIPERFACE DSL® stands for HIgh PERformance InterFACE Digital Servo Link.

This interface takes into account all the current requirements of digital motor feedback systems and also contains future enhancements for the manufacturers of frequency inverters.

## 2.4 Features of HIPERFACE DSL®

Some of the main advantages of HIPERFACE DSL® are based on the opportunity for connection of the encoder:

- A digital interface on the frequency inverter for all communication with the motor feedback system. The interface complies with the RS485 standard with a transfer rate of 9.375 MBaud.
- Communication with the encoder via a twisted pair
- Power supply and communication with the encoder can be carried out using the same dual cable. This is possible by the enhancement of the frequency inverter with a transformer.
- The connection cables to the encoder can be routed as a shielded, twisted- pair cable in the power supply cable to the motor. This means that no encoder plug connector to the motor and to the frequency inverter is necessary.
- The cable length between the frequency inverter and the motor feedback system can be up to 100 m, without degradation of the operating performance.

The digital HIPERFACE DSL<sup>®</sup> protocol can be used for a variety of frequency inverter applications:

- For the feedback cycle of the frequency inverter's synchronous cyclic data that enables synchronous processing of position and rotation speed of the encoder.
- Shortest possible cycle time: 12.2 µs.
- Transmission of the safe position of the motor feedback system with a maximum cycle time of 216 µs.
- Redundant transmission of the safe position of the motor feedback system with a maximum cycle time of 216 µs, so that suitable motor feedback systems can be used in SIL2 applications (in accordance with IEC 61508).
- Transmission of the safe position of the motor feedback system on a second channel with a maximum cycle time of 216 µs, so that suitable motor feedback systems can be used in SIL3 applications (in accordance with IEC 61508).

- Parameter data channel for bi-directional general data transfer with a band width of up to 340 kBaud. This data includes an electronic type label for designation of the motor feedback system and for storage of frequency inverter data in the motor feedback system.
- SensorHub channel via which motor data from external sensors is transmitted, that are connected by the HIPERFACE DSL<sup>®</sup> SensorHub protocol to the motor feedback system.

The protocol is integrated into the frequency inverter in the form of hardware logic. This logic circuit is supplied by several manufacturers as an IP Core for FPGA components (FPGA = Field Programmable Gate Array).

- The available protocol logic enables free routing when installing the HIPERFACE DSL® IP Core. The protocol circuit can be installed along with the frequency inverter application on the same FPGA.
- Choice between full-duplex SPI (SPI = serial peripheral interface) or parallel interface between protocol logic and frequency inverter applications for standardized access to process data (position, rotation speed) and parameters.
- Fast additional full-duplex SPI between protocol logic and frequency inverter applications for standardized access to secondary position data
- Additional configurable SPI for output of the data from external sensors.
- Configurable interrupt output

9

## **3** Protocol overview

HIPERFACE DSL<sup>®</sup> is a fast digital protocol for motor feedback systems for the connection between servo drive and motor feedback system. The protocol is installed in the transport layer in the frequency inverter using a digital logic circuit (DSL Master IP Core).

The position data are generated in two different ways in HIPERFACE DSL<sup>®</sup>, either in free running mode, in which the position values are sampled and transmitted as quickly as possible, or in SYNC mode, in which the position data are sampled and transmitted synchronously with a defined clock signal. With a frequency inverter application, this clock signal is normally the clock feedback of the frequency inverter.

In SYNC mode the protocol matches the time points for the sampling of the data without time fluctuations with the clock coming from the frequency inverter.

For each frequency inverter cycle at least one position value is sampled and transmitted with constant latency to the DSL Master. As the protocol matches the internal data transfer speed to the frequency inverter cycle, the overall transfer rate of the HIPERFACE DSL<sup>®</sup> depends on the frequency inverter clock.

The protocol package is matched to the various lengths, see figure 2. Provided the frequency inverter cycle is long enough, additional sampling points can be positioned in the frequency inverter cycle, known as "Extra" packages. The number of additional packages is programmed by the user with a divider value.

The number of packages transmitted per frequency inverter cycle cannot be selected at random, as the lower and upper range length of a protocol package must be adhered to. This must be taken into account when setting the divider value.

In free running mode, the frequency inverter cycle is not taken into account for sampling and transmission and the protocol uses the minimum package length.

It must be noted that the minimum package length in free running mode is shorter than the minimum package length in SYNC mode.

table 1 shows the dependency of the lengths of the protocol packages using examples for the length of the frequency inverter cycle.



Figure 2: Length of protocol packages

|                                   | Table 1. Trequency inverter cycle and length of protocol packages |                                                     |                                           |                                                      |  |  |
|-----------------------------------|-------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------|------------------------------------------------------|--|--|
| Inverter cycle frequency<br>(kHz) |                                                                   | Length of the fre-<br>quency inverter cycle<br>(µs) | Length of the protocol<br>package<br>(µs) | Protocol packages<br>per frequency<br>inverter cycle |  |  |
|                                   | 2                                                                 | 500                                                 | 12.50                                     | 40                                                   |  |  |
|                                   | 4                                                                 | 250                                                 | 12.50                                     | 20                                                   |  |  |
|                                   | 6.25                                                              | 160                                                 | 13.33                                     | 12                                                   |  |  |
|                                   | 8                                                                 | 125                                                 | 12.50                                     | 10                                                   |  |  |
|                                   | 16                                                                | 62.5                                                | 12.50                                     | 5                                                    |  |  |
|                                   | 40                                                                | 25                                                  | 12.50                                     | 2                                                    |  |  |
|                                   | 38 to 82                                                          | 26.3 to 12.2                                        | 26.3 to 12.2                              | 1                                                    |  |  |
|                                   | Free running                                                      |                                                     | 11.52                                     |                                                      |  |  |

 Table 1: Frequency inverter cycle and length of protocol packages

In HIPERFACE DSL®, the data are transmitted over several channels. Each individual channel is adapted to different requirements according to its content. The cycle time of each individual channel varies with the length of the basic protocol package.



Figure 3: Data channels in HIPERFACE DSL®

table 2 gives an overview of the characteristics of the various channels.

#### 

It should be noted that the minimum cycle time and the maximum band width only apply if the maximum number of sample points per frequency inverter cycle was programmed (refer to "Register synchronization control", chapter 6.5.2).

Table 2: Channels for protocol data

| Channel in<br>HIPERFACE DSL <sup>®</sup> | Function                                      | Cycle time (µs) | Band width<br>(kBaud) |
|------------------------------------------|-----------------------------------------------|-----------------|-----------------------|
| Process data chan-<br>nel                | Fast position, rotation speed                 | 12.2 to 27.0    | 1321 to 669           |
| Safe Channel 1                           | Absolute / safe position, status of Channel 1 | 96.8 to 216.0   | 660 to 334            |
| Safe Channel 2                           | Absolute / safe position, status of Channel 2 | 96.8 to 216.0   | 660 to 334            |
| Parameter channel                        | General data, parameters                      | Variable        | 330 to 167            |
| SensorHub channel                        | External data                                 | 12.2 to 27.0    | 660 to 334            |

## 3.1 Process data channel

The fast position value of the motor feedback system is transferred on the process data channel synchronously with the position requests that are controlled by the signal at the SYNC input of the frequency inverter cycle.

The process data channel is the fastest channel of the HIPERFACE DSL<sup>®</sup> protocol. Every protocol package transferred contains a complete update of the content of this channel.

This content consists of increments to rotation speed that is used as feedback parameters for the control loop of the motor drive (see chapter 6.5.12 and chapter 6.5.13).

If the fast position from the process data channel cannot be calculated (either due to transmission or due to sensor errors), estimation is made by the DSL Master based on the last two available position values of Safe Channel 1. The worst case deviation from the actual mechanical position is also provided.

## i NOTE

For reliable position estimation, the user needs to provide application specific information about maximum speed and maximum acceleration. Please see chapter 7.3.1 for details.

#### 3.1.1 Sampling Time

The fast position value sampling time is based on the transmission of a SYNC edge in a protocol package (where the SYNC edge can be user-commanded or belong to an EXTRA package, see above).

The duration from SYNC edge to sampling time point is based on the following formula:

 $t_{sample} = t_{latency} + t_{delay} \pm t_{jitter}$ 

where

t<sub>latency</sub> < 100 ns

t delay = 5 ns/m \* l\_cable [m]

t <sub>iitter</sub> = 6.5 ns + 13.33 ns \* EDGES

EDGES refers to the number of set bits in the EDGES register, see chapter 6.5.7. Sampling latency will always be less than 1  $\mu$ s. Note that position values will only be available after a longer duration (max. 11.1  $\mu$ s after SYNC edge) due to data serialization and transmission to the drive controller.

## 3.2 Safe Channel 1

The safe position value of the motor feedback system is transferred on the Safe Channel as an absolute value. In addition, the status of the encoder is reported on this channel in the form of errors and warnings.

The safe position is used by the DSL Master IP Core to check the fast position value of the process data channel and can be used by the frequency inverter application for the same purpose.

Where there are deviations between the safe and the fast position values, an error message is generated (see chapter 5.6.2). In this case, the protocol replaces the fast position with the estimated position. Please see chapter 7.3.1 for details.

In each package of the safe channel, a collection of status bits is transferred that reflects the error and warning condition of the motor feedback system.

## i NOTE

It should be noted that each bit of the summary byte of the Safe Channel refers to one status byte the motor feedback system. Each status byte of the encoder can be read with a "short message" (see chapter 7.6.1).

#### 3.2.1 Sampling Time

The safe position value (both channel 1 and 2) is not synchronous to the drive controller cycle signal at the SYNC input. The safe position value is transmitted in eight protocol packages. The sampling point of the safe position is based upon the SYNC edge of the first of these eight protocol packages (keeping in mind that the SYNC edge might be user-commanded or belong to a DSL Master-generated EXTRA package, see above). Depending on the actual position of the last user-generated SYNC edge the safe position value will be 1 to 9 protocol packages old. Depending on the timer settings for SYNC to EXTRA packages the sampling time of the safe position value will change between measurements.

## 3.3 Safe Channel 2

In Safe Channel 2, copies of the absolute position value and the status of the motor feedback system are transferred. This information can be discarded in non-safe applications.

The Safe Channel 2 is only accessible in the safety variants of the DSL Master IP Core.

The position value of Safe Channel 2 is either routed via a second processing channel in the DSL encoder (SIL2 system) or originates from a separate sensor source (SIL3 system).

In order to identify transmission errors or errors in the processing of the sensor signal, the user application must use the secondary position value of Safe Channel 2 as a cross-check against the primary position value of Safe Channel 1.

A status byte is transferred in each package of Safe Channel 2 that reflects the error and warning status of Channel 2 of the motor feedback system.

For sampling time of safe channel 2 see chapter 3.2.1.

## 3.4 Parameters Channel

The Parameters Channel is the interface, over which the frequency inverter application reads and writes parameters of the motor feedback system.

In addition to the main task of position measurement, motor feedback systems with the HIPERFACE DSL<sup>®</sup> interface also have various internal resources installed. These resources are accessible via the Parameters Channel.

Examples of these resources are temperature measurements, monitoring - mechanisms for correct functioning, product data (the "electronic type label") or freely programmable data fields.



It should be noted that the resources actually installed for DSL products differ and are listed in the relevant product data sheet.

There are two types of communication on the Parameters Channel:

- "Short message" transaction
- "Long message" transaction

A "short message" transaction allows for a remote access to a set of registers, specifically located at the HIPERFACE DSL® SLAVE interface. This includes detailed status and error messages for the motor feedback system and indications of the signal strength on the DSL connection. As a "short message" transaction is processed directly by the interface logic of the motor feedback system, this transaction is completed in a comparatively short time.

A "long message" transaction allows access to all the other resources of the motor feedback system. Unlike a "short message" transaction, a "long message" normally requires processing by the motor feedback system processor and therefore has does not have a response time that can be defined in advance.

## NOTE

i

It should be noted that in HIPERFACE DSL®, a maximum of one "short message" and one "long message" are processed at any time.

### 3.5 SensorHub Channel

Data from additional external sensors can be transferred on the SensorHub Channel that can be used in the frequency inverter system. External sensors must be connected to the motor feedback system via the HIPERFACE DSL® SensorHub interface. Various sensors or sensor networks are accessible via this interface and can be selected using HIPERFACE DSL®.

The configuration of external sensors is carried out via the Parameters Channel, whilst the data are transferred via the SensorHub Channel. The transfer of protocol packages in the SensorHub Channel takes place synchronously with the DSL transfer and as an extension of the frequency inverter cycle signal that is present at the DSL Master SYNC input. Depending on the use of the SensorHub interface, external data can therefore be sampled and transferred synchronously.

The protocol in the SensorHub Channel is not monitored by HIPERFACE DSL<sup>®</sup>. Apart from the monitoring of the data transfer quality, there are no protocol mechanisms on this channel.





## 4 Hardware installation

The installation of HIPERFACE DSL<sup>®</sup> in a drive system requires an interface circuit with specific components as well as the installation of a digital logic core for an FPGA component.

The interface circuit is described thoroughly in this chapter. The chapter also contains recommendations for the selection of components.

The digital logic core (IP Core) is supplied by SICK for prescribed FPGA types.

In addition, the type of cable recommended for the connection between the frequency inverter and the motor feedback system is described thoroughly in this chapter.

## i NOTE

It may also be possible to use other sorts of cable. These must be tested before use, however.

As a physical layer, HIPERFACE DSL<sup>®</sup> uses a transfer in accordance with EIA-485 (RS-485).

## 4.1 Interface circuit

In most cases a transceiver for more than 20 MBaud is suitable. Nevertheless the timing parameters of the transceiver have to fulfill the requirements of the following table 3 under worst case conditions of the application.

Table 3: Interface circuit

| Characteristic                           | Value     | Units |
|------------------------------------------|-----------|-------|
| Transfer rate                            | >20       | MBaud |
| Permitted common mode voltage            | -7 to +12 | V     |
| Receiver: Differential threshold voltage | < 200     | mV    |
| Load resistance                          | < 55      | Ohm   |
| Receiver running time delay              | < 60      | ns    |
| Sender running time delay                | < 60      | ns    |
| Sender power-up delay                    | < 80      | ns    |
| Sender power-down delay                  | < 80      | ns    |
| Sender rise time                         | < 10      | ns    |
| Sender dropout time                      | < 10      | ns    |
| Switch over time of 1 bit                | < 106.7   | ns    |
| Protection against short-circuit         |           |       |
| Protection against bus conflict          |           |       |

HIPERFACE DSL<sup>®</sup> can be used in connection with two different interface circuit configurations. Each configuration requires a different sort of connection cable (see chapter 4.3).

#### 4.1.1 Separate encoder cable - four core cable

When using a separate encoder cable, the smallest interface circuit can be used. The separate encoder cable allows a four core connection.

In connection with the associated table, figure 5 below gives the specification of the interface circuit.



Figure 5: Interface circuit with separate encoder cable

Recommended components for the interface circuit are set out in table 4.

Table 4: Components for the interface circuit with separate encoder cable

| Component |                   | Part                       | Manufacturer                           |
|-----------|-------------------|----------------------------|----------------------------------------|
| C1        | Ceramic capacitor | 100 nF                     |                                        |
| C2        | Ceramic capacitor | 2.2 μF, 16 V               |                                        |
| R1, R2    | Resistors         | 56R                        |                                        |
| U2        | RS485 transceiver | SN65LBC176A<br>SN75LBC176A | Texas Instruments<br>Texas Instruments |



The use of four core cable is no longer recommended for the motor cable.

#### 4.1.2 Integrated cable - two core cable

For a connection via a two core cable integrated in the motor cable, (see chapter 4.3), the data cables must be provided with a transformer to raise the common mode rejection ratio. To feed the supply voltage into the data cables choke coils are also required.

In connection with the associated table, figure 6 below gives the specification of the interface circuit.



Figure 6: Interface circuit with two core cable (integrated in cable)

Recommended components for the interface circuit are set out in table 5.

| Component |                   | Part                                                                | Manufacturer                                  |
|-----------|-------------------|---------------------------------------------------------------------|-----------------------------------------------|
| C1        | Ceramic capacitor | 100 nF                                                              |                                               |
| C2        | Ceramic capacitor | 2.2 μF, 16 V                                                        |                                               |
| C3, C4    | Ceramic capacitor | 470 nF, 50 V                                                        |                                               |
| L1, L2    | Choke coils       | 744043101, 100 μH<br>ELL6SH101M, 100 μH                             | Würth Elektronik<br>Panasonic                 |
| R1, R2    | Resistors         | 56R                                                                 |                                               |
| U2        | RS485 transceiver | SN65LBC176A<br>SN75LBC176A                                          | Texas Instruments<br>Texas Instruments        |
| TR1       | Transformer       | PE-68386NL<br>78602/1C<br>B78304B1030A003<br>78602/1C (or 78601/1C) | Pulse Engineering<br>Murata<br>Epcos<br>Epcos |

Table 5: Components of the interface circuit with two core cable (integrated in cable)

### 4.1.3 Motor feedback voltage supply

Motor feedback systems with HIPERFACE DSL $^{\otimes}$  have been developed for operation with a supply voltage of 7 to 12 V. The voltage supply is measured at the encoder plug connector.

table 6 below describes the specification for the power supply.

Table 6: Voltage supply

| Parameter              | Value                                                  |
|------------------------|--------------------------------------------------------|
| Switch-on voltage ramp | Max. 180 ms from 0 to 7 V                              |
| Inrush current         | Max. 3.5 A (0 to100 μs)<br>Max. 1 A (100 μs to 400 μs) |
| Operating current      | Max. 250 mA at 7 V                                     |

As reference please see a typical inrush current diagram of a motor feedback system:



Typical inrush current (A)

Figure 7: Inrush current diagram

#### 4.1.4 Interface circuit design recommendations

figure 5 and figure 6 show the two different interface circuits depending on the chosen system configuration. The following recommendations help in attaining a system design optimized for transmission robustness.

- During PCB design a good RF isolation for the interface circuit shall be achieved against the motor power circuit.
- The two sides of the transformer TR1 have to be well separated from each other to avoid crosstalk.
- Inside the servo controller the DSL-signal lines shall be routed as short as possible and with good symmetry in the differential part. To avoid or reduce signal disturbances by EMC-noise it is recommended to place this circuit as close as possible to the connection point of the DSL-lines.
- During PCB layout design also assess and avoid potential EMC-noise coupling from brake lines as well as the brake power supply circuit.
- For the encoder power supply via L1/L2 a star connection to a very low impedance point is important. Both inductances shall be well matched to each other to avoid differential mode noise. Self-resonance frequency should be of at least 10 MHz. A common mode filter between L1/L2 and the supply voltage can improve robustness.
- The DSL-line impedance is matched balanced by 2 x 56 Ohm. C2 grounds remaining common mode noise after the transformer; RF parts shall be used or different types paralleled to get low impedance on a broader frequency range. PCB design at this area needs to consider RF requirements for the actual components selection and PCB layout.
- DSL signal transmission is done with about 10 MHz frequency but square signal harmonics can reach frequencies beyond (to 60 MHz) which should be considered for layout design.
- The used motor cable shall meet the impedance requirements of (110 +/-10) Ohm to avoid signal reflections.
- DSL line connection to the servo controller shall be separated from the motor power connection point.
- A good main shielding connection to a low inductance path shall allow draining motor power residual current. For the DSL-line shielding a separate connection point is recommended. For the connection unshielded DSL lines shall be avoided or kept as short as possible (<20 mm).</li>

## 4.2 FPGA IP Core

The frequency inverter system communicates with the DSL motor feedback system via a special protocol logic circuit that is designated as the DSL Master. The circuit is supplied by SICK and must be installed in an FPGA component. It is supplied as an Intellectual Property Core (IP Core). The DSL Master IP Core is supplied in different forms, depending on the FPGA vendor preferred by the user (compiled netlist or encrypted VHDL). If there is sufficient space in the FPGA being used, the DSL Master can be installed in the same component as the frequency inverter application.



## CAUTION

The IP Core is available as "safety" variant with a triport interface to the frequency inverter or as a "standard" variant, which is smaller and has only one interface. For any safety implementation it is mandatory to use the "safety" variant.

For interfacing the IP Core, several options are available. For details of those interface blocks see chapter 10.1.

The following figure show the possible combinations of IP Core and interface block variants.



## 4.2.1 DSL Master inputs / outputs

Table 7: Pin functions of the IP Core interface

| Signal name      | Туре        | Function                                           |
|------------------|-------------|----------------------------------------------------|
| rst*             | Input       | Master reset (High active)                         |
| clk*             | Input       | Clock input                                        |
| sync*            | Input       | Position sampling resolution                       |
| interrupt        | Output      | Configurable interrupt                             |
| interrupt_s      | Output      | Configurable interrupt                             |
| link             | Output      | Connection indication                              |
| sync_locked      | Output      | Position sampling resolution locked                |
| bigend           | Input       | Byte sequence choice                               |
| fast_pos_rdy     | Output      | Fast position update indication                    |
| sample           | Output      | DSL bit sampling information                       |
| estimator_on     | Output      | Position Estimator activated                       |
| safe_channel_err | Output      | Transmission error in safe channel 1               |
| safe_pos_err     | Output      | Safe position not valid                            |
| acceleration_err | Output      | Fast channel / position error                      |
| acc_thr_err      | Output      | Fast channel / position threshold error            |
| encoding_err     | Output      | DSL message encoding error                         |
| dev_thr_err      | Output      | Estimator deviation threshold reached              |
| aux_signals      | Output (12) | Auxiliary signals                                  |
| dsl_in*          | Input       | DSL cable, input data                              |
| dsl_out*         | Output      | DSL cable, output data                             |
| dsl_en*          | Output      | DSL cable transceiver, activation                  |
| spipipe_ss       | Input       | SensorHub SPI slave select                         |
| spipipe_clk      | Input       | Serial clock for SPI SensorHub                     |
| spipipe_miso     | Output      | SPI SensorHub, master output data/slave input data |

| Signal name     | Туре        | Function                               |
|-----------------|-------------|----------------------------------------|
| online_status_1 | Output (16) | IP Core status information (safe1)     |
| host1_a         | Input (7)   | Host interface address (safe1)         |
| host1_di        | Input (8)   | Host interface data in (safe1)         |
| host1_do        | Output (8)  | Host interface data out (safe1)        |
| host1_r         | Input       | Host interface data read (safe1)       |
| host1_w         | Input       | Host interface data write (safe1)      |
| host1_f         | Input       | Host interface register freeze (safe1) |
| online_status_2 | Output (16) | IP Core status information (safe2)     |
| host2_a         | Input (7)   | Host interface address (safe2)         |
| host2_do        | Output (8)  | Host interface data out (safe2)        |
| host2_f         | Input       | Host interface register freeze (safe2) |
| online_status_d | Output (16) | IP Core status information (drive)     |
| hostd_a         | Input (7)   | Host interface address (drive)         |
| hostd_di        | Input (8)   | Host interface data in (drive)         |
| hostd_do        | Output (8)  | Host interface data out (drive)        |
| hostd_r         | Input       | Host interface data read (drive)       |
| hostd_w         | Input       | Host interface data write (drive)      |
| hostd_f         | Input       | Host interface register freeze (drive) |

\* These signals must be assigned to physical pins of the FPGA.

#### 4.2.2 SYNC signal

The HIPERFACE DSL<sup>®</sup> communication can be established in "SYNC mode" or "free running mode". In free running mode, the IP-Core will use the fastest possible transmission timing and this input should be low (0). Please note that the IP-Core is not bound to any timing of the frequency inverter in this mode.

In SYNC mode the frequency inverter clock must be supplied to this input/pin. Please refer to table 8 for the signal specification. This signal triggers position sampling of the DSL encoder. The polarity of the edge can be programmed using the SPOL bit in the SYS\_CTRL register.

As the frame cycle time must always be within a limited range, a divider for the SYNC frequency has to be chosen accordingly. The divider value needs to be written to the SYNC\_CTRL register.

#### 

In case of the SYNC frequency changing, the IP-Core will synchronize automatically. During this synchronization the former sampling frequency is used. Please note that this synchronization takes a few SYNC periods.

#### 4.2.3 Reset signal

rst is the reset input (high active) of the DSL Master IP Core.

After start-up (switching on) of the frequency inverter, a reset procedure is mandatory to return the DSL Master IP Core to its initialization condition.

The reset procedure is established by the parameters listed in table 8 and quoted in figure 8.



Figure 8: Reset procedure

Table 8: Reset time sequence

| Diagram reference | Parameters in figure 8       | Value (cf.figure 8) |  |
|-------------------|------------------------------|---------------------|--|
| а                 | Reset delay                  | Variable            |  |
| b                 | Duration of the reset signal | >60 ns              |  |

Additional pin functions are described in detail in chapter 5.

## 4.3 Cable specification

The cable recommended for connecting the frequency inverter to the HIPERFACE DSL<sup>®</sup> motor feedback system is specified by the parameters set out in table 9. These technical data apply to all configurations.

In the case of integrated cables (see chapter 4.1.2), the motor cables are not listed.

 Table 9: Technical data for the HIPERFACE DSL® cable

| Characteristic            | Minimum | Typical | Maximum | Units |
|---------------------------|---------|---------|---------|-------|
| Length                    |         |         | 100     | m     |
| Impedance at 10 MHz       | 100     | 110     | 120     | Ω     |
| DC loop resistance        |         |         | 0.1     | Ω/m   |
| Velocity ratio            | 0.66    |         |         | С     |
| Propagation delay         |         | 5       |         | ns/m  |
| Limit frequency           | 25      |         |         | MHz   |
| Maximum current per cable | 0.25    |         |         | A     |
| Operating temperature     | -40     |         | 125     | °C    |

More information relating cable construction and installation are available on the Whitepaper "Cable and Connector for HIPERFACE DSL® Motor and Drive Applications".

## 5 Interfaces

The IP Core of the DSL Master includes interfaces to the motor feedback system (DSL Slave) and to the frequency inverter application (see figure 9).

The motor feedback system communicates via a DSL connection with the DSL Master. All data channels between the DSL Master and DSL Slave are routed via this connection.

The user application is connected via one interface (choice of SPI or parallel bus) and several control signals . In addition, the frequency inverter provides a clock signal (CLK) and a reset signal (RST) to the DSL Master IP Core. By means of these signals, a defined start-up performance is achieved.

According to the requirements of the particular application, an optional serial interface (SPI-PIPE) can be employed to use the SensorHub Channel (see chapter 3.5).

|          | OK                                                                                                                                           |                                                                                                                                       |                                           |               |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------|
| Inverter | rst<br>clk<br>Control signals<br>Test signals<br>Drive interface<br>Safe 1 interface<br>Safe 2 interface<br>SPI-PIPE<br>Drive<br>Application | rst<br>clk<br>Control signals<br>Test signals<br>Drive interface<br>Safe 1 interface<br>Safe 2 interface<br>SPI-PIPE<br>DSL<br>Master | <br>— DSL<br>Request ►<br>DSL<br>Response | MFB<br>system |

The various interfaces correspond to the tasks described in table 10.

Figure 9: DSL system interfaces

| Interface        | Function                                                                                                             |
|------------------|----------------------------------------------------------------------------------------------------------------------|
| Drive interface  | Register-based access to all DSL Master and DSL Slave functions relevant for the core frequency inverter application |
| Safe 1 interface | Register-based access to DSL Master and DSL Slave functions relevant for the safety implementation                   |
| Safe 2 interface | Register-based access to the DSL Master secondary position channel                                                   |
| SPI PIPE         | Optional register-based access to SensorHub Channel data                                                             |
| Control signals  | DSL Master indication and control signals                                                                            |
| Test signals     | Test signals for development or fault-finding for a DSL controller                                                   |
| CLK              | Clock signal for the IP Core circuit                                                                                 |
| RST              | Reset signal for the IP Core circuit                                                                                 |
| DSL              | Connection to the motor feedback system                                                                              |

## 5.1 Drive interface

The drive interface forms the central communications interface between the frequency inverter application and the DSL Master IP Core. Absolute and fast position data can be read via this interface. The functions of the motor feedback system are also accessible via this interface.

The following signals are used for Drive interface:

| Pin name              | Туре   | Function                         |  |
|-----------------------|--------|----------------------------------|--|
| online_status_d(0:15) | Output | IP Core status (see chapter 6.2) |  |
| hostd_a(0:6)          | Input  | Register address bus             |  |
| hostd_di(0:7)         | Input  | Register input data bus          |  |
| hostd_do(0:7)         | Output | Register output data bus         |  |
| hostd_r               | Input  | Read signal                      |  |
| hostd_w               | Input  | Write signal                     |  |
| hostd_f               | Input  | Freeze signal                    |  |

Table 11: Drive interface signals

Example installations of interface blocks for the Drive interface of the DSL Master are supplied together with the IP Core. These examples include a serial SPI interface and a parallel Texas Instruments EMIFA interface. For more information please see chapter 10.1.

## 5.2 Safe 1 interface

The safe 1 interface is the main interface relating to the safety implementation. The absolute position data can be read via this interface. Safety related functions of the motor feedback system are also accessible via this interface.

The following signals are used for safe 1 interface:

| Pin name              | Туре   | Function                         |
|-----------------------|--------|----------------------------------|
| online_status_1(0:15) | Output | IP Core status (see chapter 6.3) |
| host1_a(0:6)          | Input  | Register address bus             |
| host1_di(0:7)         | Input  | Register input data bus          |
| host1_do(0:7)         | Output | Register output data bus         |
| host1_r               | Input  | Read signal                      |
| host1_w               | Input  | Write signal                     |
| host1_f               | Input  | Freeze signal                    |

Table 12: Safe 1 interface signals

#### 5.3 Safe 2 interface

The safe 2 interface is the second interface relating to the safety implementation. The secondary channel position data can be read via this interface.

The following signals are used for safe 2 interfaces:

Table 13: Safe 2 interface signals

| Pin name              | Туре   | Function                         |
|-----------------------|--------|----------------------------------|
| online_status_2(0:15) | Output | IP Core status (see chapter 6.3) |
| host2_a(0:6)          | Input  | Register address bus             |
| host2_do(0:7)         | Output | Register output data bus         |
| host2_f               | Input  | Freeze signal                    |

## 5.4 SensorHub SPI PIPE Interface

The SPI PIPE is a read-only Serial Peripheral Interface (SPI). SPI PIPE is an optional communication channel between the frequency inverter application and the DSL Master IP Core. Read processes on the SensorHub Channel can be carried out via this interface. Alternatively, this data can also be read from the registers by standard transactions via Drive interface.

The type of access to the SensorHub Channel is selected by setting or deleting the SPPE bits in the SYS\_CTRL register (see chapter 6.5.1). If the SPPE bit is deleted, the data and the status of the SensorHub channel are accessible via the DSL Master PIPE\_S (2Dh) and PIPE\_D (2Eh) registers. If the SPPE bit is set, the SensorHub Channel is read using the SPI PIPE "Read Pipeline" transaction.

SPI PIPE should be activated if, at a fast frequency inverter cycle, the bandwidth of Drive interface is insufficient to access position and pipeline data, or if the pipeline data is being processed by another frequency inverter application resource.

## **NOTE**

It should be noted that in every case, the configuration of external sensor components at the sHub® is carried out via the DSL Master Parameters Channel. The SPI PIPE provides only one read access to the SensorHub Channel (see chapter 3.5).

The SensorHub Channel data is kept in a FIFO (First In First Out) buffer that can hold 8 bytes. In addition, for each data byte, status information is also stored in the FIFO buffer (see chapter 6.5.22 and chapter 6.5.23).

## i NOTE

It should be noted that the FIFO buffer can only store 8 bytes of SensorHub Channel data. If the buffer is not read quickly enough, old data will be overwritten. This is indicated by a flag in the FIFO buffer status information.

The SPI Master for the SPI PIPE is the frequency inverter application. The SPI functions "Slave Selection" (Pin: spipipe\_ss) and "clock" (Pin: spipipe\_clk) are controlled by the frequency inverter application. The SPI function "Data, Master input Slave output" (Pin: spipipe miso) is controlled by the DSL Master.

SPI PIPE has the following SPI characteristics:

- PHA = 1 (Sampling for clock trailing edge, data changes for clock leading edge)
- POL = 0 (Basic clock value)

The data with the highest value bit (MSB) is given first.

When accessing the SensorHub Channel via the SPI PIPE, the first four bits of the status buffer (0101) show a different value for each transaction, in order to check the correct function of the interface.

#### 5.4.1 SPI-PIPE timing

The time sequence for SPI PIPE is shown in the time sequence diagram (figure 10 ) below and in table 14.

| spipipe_clk     |                                                                  |
|-----------------|------------------------------------------------------------------|
| spipipe_ss      | d                                                                |
| spipipe_miso    | $PHA=1 \xrightarrow{f} (n-1)(n-1)(n-1)(n-1)(n-1)(n-1)(n-1)(n-1)$ |
| Figure 10, CDLC | IDE interface time control                                       |



| Diagram<br>reference | Description                                | Mini-<br>mum | Maxi-<br>mum | Units |
|----------------------|--------------------------------------------|--------------|--------------|-------|
| A                    | Assertion of spipipe_ss before spipipe_clk | 30           |              | ns    |
| В                    | Time for spipipe_clk high                  | 30           |              | ns    |
| С                    | Time for spipipe_clk low                   | 30           |              | ns    |
| D                    | spipipe_ss pulse width                     | 30           |              | ns    |
| E                    | Delay spipipe_miso after spipipe_ss high   | 25           | 70           | ns    |
| F                    | Delay spipipe_miso after spipipe_clk high  | 25           | 70           | ns    |

Table 14: SPI-PIPE time control

#### 5.4.2 Read pipeline

The SPI PIPE transaction "Read Pipeline" is used for access to the FIFO buffer values that contain the data and status of the SensorHub Channel.

Table 15: "Read Pipeline" transaction

| Symbol      | Meaning                                       |  |
|-------------|-----------------------------------------------|--|
| PIPE STATUS | SensorHub Channel status (see chapter 6.5.21) |  |
| PIPE DATA   | SensorHub Channel data (see chapter 6.5.22)   |  |
| spipipe_ss  |                                               |  |
| spipipe_cik |                                               |  |

Figure 11: "Read Pipeline" transaction

## 5.5 Control signals

Various control signals are available between the DSL Master and the frequency inverter application to configure the performance of the IP Core or to carry out fast monitoring of the IP Core status.

#### 5.5.1 SYNC signal

sync is a DSL Master digital input.

One edge on this pin triggers a position sampling. The polarity of the edge can be programmed using the **SPOL** bit in the **SYS\_CTRL** (00h) register. The protocol requires a constant frequency of the signal at this pin, with deviations permitted within a set tolerance band. Continuously, the protocol synchronizes the protocol frame with the signal frequency at sync.

## i NOTE

If the sync signal frequency is outside the tolerance range, re-synchronization of the protocol is triggered. During the time that the re-synchronization is taking place, sampling is carried out with the former sync frequency until the re-synchronization is complete. For more details on the sync signal also see chapter 7.3.3.

#### 5.5.2 INTERRUPT signal

interrupt is a DSL Master digital output.

interrupt is set to "1" if an interrupt condition has been fulfilled in the DSL-Master. The interrupt conditions are set using the registers MASK\_H, MASK\_L and MASK\_SUM (see chapter 6.5.5 and chapter 6.5.6).



## NOTE

During each write process in one of the registers **EVENT\_H** or **EVENT\_L**, the interrupt output is masked until the current SPI transaction has ended.

#### 5.5.3 INTERRUPT\_S signal

interrupt s is a DSL Master digital output.

interrupt\_s is set to "1" if an interrupt condition has been fulfilled in the DSL-Master. The interrupt conditions are set using the register MASK\_S (see section chapter 6.5.29).



#### DANGER

During each write process in one of the registers **EVENT\_S**, the <code>interrupt\_s</code> output is masked until the current SPI transaction has ended.

#### 5.5.4 LINK signal

link is a DSL Master digital output.

link is effected by the content of the LINK bit in the **MASTER\_QM** register (see chapter 6.5.3) and therefore indicates whether the DSL Master has produced a communications link to a connected HIPERFACE DSL® motor feedback system.

link is intended to be a control signal for an LED display, but can also be used to control the start-up performance (see chapter 7.1) or for global error handling.

link is reset if communication faults are detected.

#### 5.5.5 FAST\_POS\_RDY signal

fast pos rdy is a DSL Master digital output.

 $fast_pos_rdy$  signals that a new fast position value is available and permits an event-based reading of the position for incorporating latency reduction.

 $fast_pos_rdy$  is always available, even if the position value is invalid or no connection to the encoder has been established.

Dependent upon the configuration in the register system control (see chapter 6.5.1), fast\_pos\_rdy displays either only the availability of positions based on user requirements (edge at sync input) or all transmitted positions.

#### 5.5.6 SYNC\_LOCKED signal

sync locked is a DSL Master digital output.

<code>sync\_locked</code> indicates whether the <code>sync</code> signal was correctly passed to the encoder, or whether the IP Core is still in a synchronization phase. <code>sync\_locked</code> drops to "0" when the SYNC edge supplied by the application has been transported with more than 2 clock cycles of distortion.

#### 5.5.7 BIGEND signal

bigend is a DSL Master digital input.

The byte sequence of the address allocation for registers can be influenced via bigend (see chapter 10.6). The byte sequence is based on 32 bit-wide data words. The selection influences the allocation independently of the interface block used.

Table 16 below lists the selection options for bigend.

Table 16: bigend selection

| Value | Address allocation byte sequence |
|-------|----------------------------------|
| 0     | Little endian                    |
| 1     | Big endian                       |

### 5.6 Test signals

To support development or fault-finding for controllers that have a DSL interface integrated, the DSL Master supplies some test signals.

#### 5.6.1 SAMPLE signal

sample is a DSL Master digital output.

The sample signal is set at the sampling time point of each bit that is transmitted from the DSL motor feedback system. It consists of 50 pulses from Channel 1 followed by a bit pause and 10 pulses from Channel 2 of the motor feedback system.



Figure 12: Sample signal

The sample signal can be used for eye diagrams to measure time and voltage margins during signal transmission.

When making the evaluation, signal delays in the DSL Master must be taken into account. The rising edge of the sample signal is offset by 40 ns from the line driver signal. The time delay of the line driver must also be taken into account. Typically this is 13 ns.

#### 5.6.2 ESTIMATOR\_ON signal

estimator on is a DSL Master digital output.

The <code>estimator\_on</code> signal is set if some event leads to the transmitted fast position (see chapter 6.5.12) being invalid and the position estimator supplying the values. Such events are:

- The DSL motor feedback system reporting a position error
- A coding error in transmission of the fast position
- A check-sum error in transmission of the fast position
- Realignment from safe to fast fast position is forced to the safe position value
- The protocol is re-synchronizing following a break in the link

The <code>estimator\_on</code> signal can be used to carry out a statistical analysis of the incidence of errors in the DSL system. For more information, please refer to chapter 7.3.1. It should be noted that the POS flag and <code>estimator\_on</code> signal information is redundant.

#### 5.6.3 DEV\_THR\_ERR signal

dev\_thr\_err is a DSL Master digital output.

If the fast position from the process data channel cannot be calculated (either due to transmission or due to sensor errors), estimation is made by the DSL Master based on the last two available position values of the Safe Channel. The worst case deviation from the actual mechanical position is also provided, referring to a user- defined parameter for the maximum possible acceleration in the application (fast position acceleration boundary, see chapter 6.5.25).

A threshold can be set up for a worst case deviation to raise the dev\_thr\_err output. The threshold is a user defined parameter for the maximum tolerable deviation in the application (fast position estimator deviation, see chapter 6.5.26).

dev\_thr\_err indicates whether the maximum tolerable deviation is violated ('1') or kept ('0').

#### 5.6.4 SAFE\_CHANNEL\_ERR signal

safe channel err is a DSL Master digital output.

The safe\_channel\_err signal is set if some event leads to the safe position or status (see chapter 6.5.15) being invalid. Such events are:

- A coding error in transmission of the safe position
- A check-sum error in transmission of the safe position

The safe\_channel\_err signal can be used to carry out a statistical analysis of the incidence of errors in the DSL system.

#### 

Similar data is also available for the Safe Channel 2. It is part of the Online Status 2 (see chapter 6.4).

#### 5.6.5 SAFE\_POS\_ERR signal

safe\_pos\_err is a DSL Master digital output.

safe\_pos\_err is a DSL Master digital output. The safe\_pos\_err signal is set if the safe position of Safe Channel 1 is not updated or it has never been written since the startup. Another possible cause can be the DSL motor feedback system reporting a position error.

#### 

Similar data is also available for the Safe Channel 2. It is part of the Online Status 2 (see chapter 6.4).

#### 5.6.6 ACCELERATION\_ERR signal

acceleration err is a DSL Master digital output.

The acceleration\_err signal is set if an encoding error was detected after transmission of a fast position value, or if the encoder has transmitted an invalid acceleration cause of internal errors.

If the acceleration\_err signal is set the error counter acc\_err\_cnt will be incremented with each transmission (see chapter 6.5.24). As soon as the acceleration err signal is reset the error counter acc err cnt will be set to "0" again.

#### 5.6.7 ACC\_THR\_ERR signal

acc thr err is a DSL Master digital output.

The acc\_thr\_err signal is set if the threshold programmed in register

acc\_err\_cnt is exceeded.

The  $acc_thr_err$  signal can be used to implement a fault-tolerant evaluation in the drive. For this the maximum position deviation should be calculated from the number of transmission errors.

### 5.6.8 ENCODING\_ERR signal

encoding err is a DSL Master digital output.

The  ${\tt encoding\_err}$  signal is set if the underlying 8B/10B encoding of a DSL frame transmission is disturbed.

The <code>encoding\_err</code> signal can be used to make a statistical analysis of the bit error rate of a DSL system.

## 6 Register map

The DSL Master is accessible via register in three different register blocks. Each register block has its own address area (see table 17).

Table 17: Register blocks address area

| Register block | Address area             | Functions                                                                                        |
|----------------|--------------------------|--------------------------------------------------------------------------------------------------|
| Drive          | 00h to 3Fh<br>60h to 6Fh | Process data Channel, position/status<br>Parameters Channel (long messages)<br>SensorHub Channel |
| Safe 1         | 00h to 7Fh               | Safe Channel 1, position/status<br>Parameters Channel (short messages)                           |
| Safe 2         | 00h to 3Fh               | Safe Channel 2, position/status                                                                  |

All IP Core registers and functions can be accessed via drive interface. As an option, the SensorHub Channel data is accessible via the SPI PIPE interface.

In addition, the DSL Slave interface registers are mirrored as decentralized registers. The address area 40h to 7Fh is intended for this. The addressing of these registers is identical to the addressing of the registers in the DSL Master. The answer to the transaction is, however, delayed and must be read individually (see under "Short message", in chapter 7.6.1).

figure 13 below shows via which interface a connection to which register block is established.



Figure 13: Register block overview

## 6.1 Explanation of the registers

In the following description of the registers, symbols are used to describe the standard value of a bit following a reset. Additional symbols are used to describe the functions provided to the frequency inverter application for this bit.

The bit is described according to the following example: "Function" "Reset value", e.g. "R/W-0"  $\,$ 

Table 18: Function symbols for bits

| Function symbol | Meaning                                              |
|-----------------|------------------------------------------------------|
| R               | Bit can be read.                                     |
| W               | Bit can be set and deleted.                          |
| С               | Bit can only be deleted.                             |
| X               | Bit is not installed and will always be read as "0". |

Table 19: Symbols for bit reset values

| Reset value | Meaning                                                                              |  |  |
|-------------|--------------------------------------------------------------------------------------|--|--|
| 0           | The bit is deleted after a reset.                                                    |  |  |
| 1           | The bit is set after a reset.                                                        |  |  |
| x           | After a reset, the bit has no defined value.                                         |  |  |
| -           | In the register diagram:<br>The bit is not installed and will always be read as "0". |  |  |

## NOTE

i

It should be noted that read access to a bit that can only be written ("W") always returns the value "0". If a register address that is not used is read, the result will be "0" as well.

## 6.2 Online Status D

The Online Status D is a non-storing copy of registers **EVENT\_H** and **EVENT\_L**. The static information in these registers must be deleted by the user after the read process, by writing the value "0" to the corresponding bit in the register, whilst the Online Status D only shows the current status without storing previous indications. The signal name of the Online Status is online status d (with d indicating drive).

online\_status\_d is given in two bytes. If an SPI block is used for interfacing the IP Core, online\_status\_d is transmitted in each transaction in the first two bytes via the spi\_miso output. When a parallel bus interface is used for drive interface, online status d has 16 dedicated output signals available.

## NOTE

i

It should be noted that when the parallel bus interface is used the 16 signals of the Online Status D are not frozen during a read access. If required, the user can insert a Latch (e.g. using the hostd\_fcode.inlinesignal).

Table 20: Online Status D, High Byte

| R-0   | R-0 | R-0  | R-1  | R-1 | R-0  | R-1 | R-1   |
|-------|-----|------|------|-----|------|-----|-------|
| INT   | SUM | FIXO | FIX1 | POS | FIXO | DTE | PRST  |
| Bit 7 |     |      |      |     |      |     | Bit 0 |

Bit 7 INT: Status of the Interrupt output

This bit represents an exception to the Online Status D, as this bit does not relate to an event indication. INT provides the value of the physical INT output so that request management (polling) can be established. The importance of this flag depends on the Interrupt sources monitored.

1 = interrupt output on "High" level

0 = interrupt output on "Low" level

#### Bit 6 SUM: Summary byte

1 = The last valid value from **MIR\_SUM** was not zero. The importance of this flag depends on the particular error source that leads to a set **MIR\_SUM** (see chapter 6.7.2).

0 = The last valid value from **MIR\_SUM** was zero.

- Bit 5 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi\_miso pin for stuck-at- '1' faults.
- Bit 4 FIX1: This bit always gives a "1". For SPI interfaces, this is used for checking the spi miso pin for stuck-at- '0' faults.
- Bit 3 POS: Estimator turned on (functionality based on estimator on, see chapter 5.6.2)

1 = A source of an error in the fast position was identified or an alignment procedure is currently being carried out. It is probable that the last fast position is invalid. Be aware that the fast position read through drive interface is provided by the estimator.

0 = No fast position error.

- Bit 2 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi\_miso pin for stuck-at- '1' faults.
- **Bit 1 DTE**: Deviation Threshold Error (see chapter 5.6.3)
  - 1 = Current value of deviation greater than the specified maximum.
  - 0 = Current value of deviation smaller than the specified maximum.
- Bit 0 PRST: Protocol reset
  - 1 = IP-Core has restarted the protocol.

0 = IP-Core running.

Table 21: Online Status D, Low Byte

| X-0   | X-0 | R-0 | R-0 | R-0  | R-1  | R-0  | R-0   |
|-------|-----|-----|-----|------|------|------|-------|
| POSTX |     | MIN | ANS | FIXO | QMLW | FREL | FIXO  |
| Bit 7 |     |     |     |      |      |      | Bit 0 |

#### Bit 7-6 POSTX1:POSTX0: Position transmission status

00: Position request is transmitted to the DSL encoder.

- 01: Safe position 1 was received
- 10: Fast position was received or position newly updated by estimator
- 11: Safe position 2 was received

The following figure illustrates the behavior of POSTX1:0.



Figure 14: Position transmission status POSTX1:POSTX0

Recommended to trigger on rising edge of a POSTX bit change (is set). A new state is indicated by a set bit. It is cleared/maintained until a new frame/event arrives.

Bit 5 MIN: Acknowledgment of message initialization

1 = The DSL encoder sends a figure by which the initialization of the Parameter Channel is acknowledged.

0 = Parameter Channel not functioning.

Bit 4 ANS: Incorrect answer detected.

1 = The last answer to a long message was damaged.

0 = No error detected in the last answer to a long message.

- Bit 3 FIXO: This bit always gives a "O". For SPI interfaces, this is used for checking the spi\_miso pin for stuck-at-'1' faults.
- **Bit 2 QMLW**: Quality monitoring at Low level (see chapter 6.5.3)

1 = Current value of quality monitoring less than 14.

- 0 = Current value of quality monitoring greater than or equal to 14.
- Bit 1 FREL: Channel status for "long message".

1 = The channel for the "long message" is free.

- 0 = The channel for the "long message" is in use.
- Bit 0 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi miso pin for stuck-at-'1' faults.

## 6.3 Online Status 1

The Online Status 1 is a non-storing copy of register **EVENT\_S**. The static information in this register must be deleted by the user after the read process, by writing the value "0" to the corresponding bit in the register, whilst the Online Status 1 only shows the current status without storing previous indications. The signal name for the Online Status 1 is online\_status\_1 (with 1 indicating Safe 1 interface).

online\_status\_1 is given in two bytes. If the SPI interface block is used, online\_status\_1 is transmitted in each transaction in the first two bytes over the spi\_miso output. When the parallel bus interface is used (Safe 1 interface), online\_status\_1 has 16 dedicated output signals available.

## 

All fault indications in Online Status 1 are potentially critical and safety-related. Suitable measures must be installed in the user application.

## NOTE

It should be noted that when the parallel bus interface is used the 16 signals of the Online Status 1 are not frozen during a read access. If required, the user can insert a Latch (i.e.,  $host1_f$  signal).

#### Online Status 1, High Byte

| R-0   | R-0  | R-1 | R-1  | R-0  | R-1  | R-0  | R-1   |
|-------|------|-----|------|------|------|------|-------|
| SINT  | SSUM | SCE | FIX1 | FIXO | VPOS | FIXO | PRST  |
| Bit 7 |      |     |      |      |      |      | Bit 0 |

#### Bit 7 SINT: Status of the Interrupt output

This bit represents an exception to the Online Status 1, as this bit does not relate to an event indication. SINT provides the value of the physical SINT output so that request management (polling) can be established. The importance of this flag depends on the Interrupt sources monitored.

1 =interrupt s output on "High" level

0 = interrupt s output on "Low" level

#### Bit 6 SSUM: Safe Summary bit

1 = The last valid value from SAFE\_SUM was not zero. The importance of this flag depends on the particular error source that leads to a set SAFE\_SUM (see chapter 6.5.14).

0 = The last valid value from **SAFE\_SUM** was zero.

Bit 5 SCE: CRC error on the Safe Channel

1 = The last Safe Channel 2 CRC received was wrong. It is expected that the last safe position 2 transmitted (see chapter 6.5.16) is invalid.

0 = The last Safe Channel CRC received was correct.

- Bit 4 FIX1: This bit always gives a "1". For SPI interfaces, this is used for checking the spi miso pin for stuck-at- '0' faults.
- Bit 3 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi\_miso pin for stuck-at-'1' faults.
- Bit 2 VPOS: Safe position invalid

1 = An error in the safe position was identified. It is expected that the safe position transmitted from the encoder is invalid.

0 = The last safe position received was correct.

- Bit 1 FIXO: This bit always gives a "O". For SPI interfaces, this is used for checking the spi miso pin for stuck-at- '1' faults.
- Bit 0 PRST: Protocol reset

Identical to PRST of Online Status D (see chapter 6.2).

#### Online Status 1, Low Byte

| X-0   | X-0 | R-0 | R-0  | R-0  | R-1  | R-0  | R-0   |
|-------|-----|-----|------|------|------|------|-------|
| POSTX |     | MIN | FIXO | FIXO | QMLW | FIXO | FRES  |
| Bit 7 |     |     |      |      |      |      | Bit 0 |

#### Bit 7-6 POSTX1:POSTX0: Position transmission status

Identical to POSTX1:POSTX0 of Online Status D (see chapter 6.2).

**Bit 5 MIN**: Acknowledgment of message initialization

Identical to MIN of Online Status D (see chapter 6.2).

Bit 4 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi\_miso pin for stuck-at- '1' faults.

- Bit 3 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi miso pin for stuck-at- '1' faults.
- **Bit 2 QMLW**: Quality monitoring at Low level (see chapter 6.5.3)

Identical to QMLW of Online Status D (see chapter 6.2).

- Bit 1 FIXO: This bit always gives a "O". For SPI interfaces, this is used for checking the spi\_miso pin for stuck-at-'1' faults.
- Bit 0 FRES: Channel status for the "short message".

1 = The channel for the "short message" is free.

0 = The channel for the "short message" is in use.

## 6.4 Online Status 2

Online Status 2 provides information about Safe Channel 2 of the DSL encoder. The data always indicate the current status, with previous indications not being stored.

Online Status 2 is given in two bytes. If the SPI interface block is used, Online Status 2 is transmitted in each transaction in the first two bytes over the spi miso output.



## CAUTION

All fault indications in Online Status 2 are potentially critical and safety-related. Suitable measures must be installed in the user application.

#### Online Status 2, High Byte

| R-0         | R-0  | R-1  | R-1  | R-0  | R-1   | R-0  | R-1   |
|-------------|------|------|------|------|-------|------|-------|
| <b>FIXO</b> | SUM2 | SCE2 | FIX1 | FIXO | VPOS2 | FIXO | PRST  |
| Bit 7       |      |      |      |      |       |      | Bit 0 |

- Bit 7 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi\_miso pin for stuck-at- '1' faults.
- Bit 6 SUM2: Summary byte Channel 2

1 = One of the indications **TEST2** or **ERR2** is set (see chapter 6.6.3). The error reaction to this flag depends on the meaning of the bit they are based on.

0 = Neither **TEST2** nor **ERR2** is set.

Bit 5 SCE2: Transmission error Channel 2

1 = The last Safe Channel 2 CRC received was wrong. It is expected that the last safe position 2 transmitted (see chapter 3.3) is invalid. Suitable measures must be installed in the user application.

0 = The last data received in Channel 2 was correct.

- Bit 4 FIX1: This bit always gives a "1". For SPI interfaces, this is used for checking the spi\_miso cable for stuck-at-'0' faults.
- Bit 3 FIXO: This bit always gives a "O". For SPI interfaces, this is used for checking the spi\_miso pin for stuck-at- '1' faults.
- Bit 2 VPOS2: Safe position Channel 2 invalid

1 = A source of an error in the safe position in Channel 2 was identified. It is probable that the safe position transmitted from Channel 2 (see chapter 3.3) is invalid. Suitable measures must be installed in the user application

0 = The last safe position received in Channel 2 was correct.

Bit 1 FIXO: This bit always gives a "O". For SPI interfaces, this is used for checking the spi miso pin for stuck-at- '1' faults.

## Bit 0 PRST: Protocol reset

Identical to PRST of Online Status D (see chapter 6.2).

### **Online Status 2, Low Byte**

| X-0   | X-0 | R-0  | R-0  | R-0  | R-1  | R-0  | R-0   |
|-------|-----|------|------|------|------|------|-------|
| POS   | ТХ  | FIXO | FIXO | FIXO | QMLW | FIXO | FIXO  |
| Bit 7 |     |      |      |      |      |      | Bit 0 |

Bit 7-6 POSTX1:POSTX0: Position transmission status

Identical to POSTX1:POSTX0 of Online Status D (see chapter 6.2).

- Bit 5-3 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi\_miso cable for stuck-at-'1' faults.
  - **Bit 2 QMLW**: Quality monitoring at Low level (see chapter 6.5.3)

Identical to QMLW of Online Status D (see chapter 6.2).

Bit 1-0 FIXO: This bit always gives a "0". For SPI interfaces, this is used for checking the spi\_miso cable for stuck-at-'1' faults.

## 6.5 DSL Master primary function register

The protocol logic controls the performance of the DSL Master via the registers in the DSL Master IP Core. These registers are accessible by drive interface and safe 1 interface.

### 

The addresses given below are referencing a big-endian addressing. For a table stating the register addresses depending on the endianness, see chapter 10.6.

### List of drive interface registers

Table 22: Description of the registers in DSL Master, drive interface

| Addr | Designation | Bit 7  | Bit 6           | Bit 5          | Bit 4                 | Bit 3    | Bit 2   | Bit 1 | Bit O | Value at re | eset |
|------|-------------|--------|-----------------|----------------|-----------------------|----------|---------|-------|-------|-------------|------|
| 00h  | SYS_CTRL    | PRST   | MRST            | FRST           | LOOP                  | PRDY     | SPPE    | SPOL  | OEN   | 0000        | 0000 |
| 01h  | SYNC_CTRL   | ES     |                 |                |                       |          |         |       |       | 0000        | 0001 |
| 03h  | MASTER_QM   | LINK   | -               | -              | -                     | Qualit   | y monit | oring |       | 0           | 0000 |
| 04h  | EVENT_H     | INT    | SUM             | POS - DTE PRST |                       |          |         |       |       | 00          | 0-00 |
| 05h  | EVENT_L     | -      | -               | MIN            | 1IN ANS - QMLW FREL - |          |         |       |       | 00          | -00- |
| 06h  | MASK_H      | -      | MSUM            | -              | - – MPOS – MDTE MPRST |          |         |       | -0    | 0-00        |      |
| 07h  | MASK_L      | -      | -               | MMIN           | MANS                  | -        | MQMLW   | MFREL | -     | 00          | -00- |
| 08h  | MASK_SUM    | MSUM7: | 0               |                |                       |          |         |       |       | 0000        | 0000 |
| 09h  | EDGES       | Bit sa | mpling          | pattern        |                       |          |         |       |       | 0000        | 0000 |
| 0Ah  | DELAY       | RSSI   |                 |                |                       | Cable    | delay   |       |       | 0000        | 0000 |
| 0Bh  | VERSION     | Coding |                 | IP Co          | re vers               | ion numb | per     |       |       | 0101        | 0111 |
| 0Ch  | RELEASE     | Releas | ease date FIFO  |                |                       |          |         |       | 0000  | 0000        |      |
| 0 Dh | ENC_ID2     | -      | SCI ENC_ID19:16 |                |                       |          |         |       | -000  | 0000        |      |
| 0Eh  | ENC_ID1     | ENC_ID | 15:8            |                |                       |          |         |       |       | 0000        | 0000 |

| Addr | Designation | Bit 7  | Bit 6                          | Bit 5    | Bit 4   | Bit 3 | Bit 2 | Bit 1  | Bit 0  | Value at reset |   |
|------|-------------|--------|--------------------------------|----------|---------|-------|-------|--------|--------|----------------|---|
| OFh  | ENC_ID0     | ENC_ID | 7:0                            | 1        |         |       | _     |        |        | 0000 0000      |   |
| 10h  | POS4        | Fast p | osition                        | , byte 4 | 4       |       |       |        |        | 0000 0000      |   |
| 11h  | POS3        | Fast p | osition                        | , byte 3 | 3       |       |       |        |        | 0000 0000      |   |
| 12h  | POS2        | Fast p | osition                        | , byte 2 | 2       |       |       |        |        | 0000 0000      |   |
| 13h  | POS1        | Fast p | osition                        | , byte 1 | 1       |       |       |        |        | 0000 0000      |   |
| 14h  | POSO        | Fast p | osition                        | , byte ( | C       |       |       |        |        | 0000 0000      |   |
| 15h  | VEL2        | Speed, | byte 2                         |          |         |       |       |        |        | 0000 0000      |   |
| 16h  | VEL1        | Speed, | byte 1                         |          |         |       |       |        |        | 0000 0000      |   |
| 17h  | VELO        | Speed, | byte O                         |          |         |       |       |        |        | 0000 0000      |   |
| 18h  | MIR_SUM     | SUM7:0 |                                |          |         |       |       |        |        | 0000 0000      |   |
| 20h  | PC_BUFFER0  | Parame | ters Cha                       | annel, B | oyte0   |       |       |        |        | 0000 0000      |   |
| 21h  | PC_BUFFER1  | Parame | ters Cha                       | annel, B | oyte1   |       |       |        |        | 0000 0000      | _ |
| 22h  | PC_BUFFER2  | Parame | ters Cha                       | annel, B | oyte2   |       |       |        |        | 0000 0000      | _ |
| 23h  | PC_BUFFER3  | Parame | ters Cha                       | annel, B | oyte3   |       |       |        |        | 0000 0000      |   |
| 24h  | PC_BUFFER4  | Parame | ters Cha                       | annel, B | oyte4   |       |       |        |        | 0000 0000      |   |
| 25h  | PC_BUFFER5  | Parame | ters Cha                       | annel, B | oyte5   |       |       |        |        | 0000 0000      | _ |
| 26h  | PC_BUFFER6  | Parame | ters Cha                       | annel, b | oyte6   |       |       |        |        | 0000 0000      |   |
| 27h  | PC_BUFFER7  | Parame | ters Cha                       | annel, B | oyte7   |       |       |        |        | 0000 0000      |   |
| 28h  | PC_ADD_H    | LID    | LRW                            | LOFF     | LIND    | LLEN  |       | LADD9: | 8      | 1000 0000      |   |
| 29h  | PC_ADD_L    | LADD7: | 0                              | 1        | 1       |       |       |        |        | 0000 0000      |   |
| 2Ah  | PC_OFF_H    | LID    | LOFFAD                         | D14:8    |         |       |       |        |        | 1000 0000      |   |
| 2Bh  | PC_OFF_L    | LOFFAD | D7:0                           |          |         |       |       |        |        | 0000 0000      |   |
| 2Ch  | PC_CTRL     | -      | -                              | -        | -       | -     | -     | -      | LSTA   | 0              |   |
| 2Dh  | PIPE_S      | -      | -                              | -        | -       | POVR  | PEMP  | PERR   | PSCI   | 0000           |   |
| 2Eh  | PIPE_D      | Sensor | Hub FIF                        | ), outpu | lt      |       |       |        |        | 0000 0000      |   |
| 2Fh  | PC_DATA     | "Short | message                        | e" data  |         |       |       |        |        | 0000 0000      |   |
| 38h  | ACC_EE_CNT  | -      | Acc. errorthreshold/counter    |          |         |       |       |        | 0 0000 |                |   |
| 39h  | MAXACC      | Acc. R | ės.                            | Acc. M   | antissa |       |       |        |        | 1111 1111      |   |
| 3Ah  | MAXDEV_H    | Max. p | Max. position deviation, byte1 |          |         |       |       |        |        | 0000 0000      |   |
| 3Bh  | MAXDEV_L    | Max. p | ax. position deviation, byte0  |          |         |       |       |        |        |                |   |
| 3Fh  | DUMMY       | No dat | a                              |          |         |       |       |        |        |                |   |

## List of safe 1 interface registers

Table 23: Description of the registers in DSL Master, safe 1 interface

| Addr | Designation | Bit 7   | Bit 6                | Bit 5   | Bit 4    | Bit 3    | Bit 2 | Bit 1 | Bit O | Value at reset |
|------|-------------|---------|----------------------|---------|----------|----------|-------|-------|-------|----------------|
| 09h  | EDGES       | Bit sar | Bit sampling pattern |         |          |          |       |       |       |                |
| 0Ah  | DELAY       | RSSI    | SSI Cable delay      |         |          |          |       |       |       | 0000 0000      |
| 0Bh  | VERSION     | Coding  |                      | IP Core | e versio | on numbe | r     |       |       | 0101 0111      |
| 0Ch  | RELEASE     | Release | elease date FIFO     |         |          |          |       |       |       | 0000 0000      |
| 0Dh  | ENC_ID2     | -       | SCI                  |         |          | ENC_ID1  | 9:16  |       |       | -000 0000      |
| 0Eh  | ENC_ID1     | ENC_ID  | L5:8                 |         |          |          |       |       |       | 0000 0000      |
| OFh  | ENC_ID0     | ENC_ID  | NC_ID7:0             |         |          |          |       |       |       | 0000 0000      |
| 19h  | VPOS4       | Safe po | afe position, byte 4 |         |          |          |       |       |       | 0000 0000      |
| 1Ah  | VPOS3       | Safe po | afe position, byte 3 |         |          |          |       |       |       | 0000 0000      |

| Addr | Designation | Bit 7   | Bit 6                                     | Bit 5   | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value a | t reset |
|------|-------------|---------|-------------------------------------------|---------|-------|-------|-------|-------|-------|---------|---------|
| 1Bh  | VPOS2       | Safe po | Safe position, byte 2                     |         |       |       |       |       |       |         | 0000    |
| 1Ch  | VPOS1       | Safe po | osition,                                  | byte 1  | -     |       |       |       |       | 0000    | 0000    |
| 1Dh  | VPOS0       | Safe po | osition,                                  | byte C  | )     |       |       |       |       | 0000    | 0000    |
| 1Eh  | VPOSCRC_H   | CRC of  | RC of the safe position, byte 1           |         |       |       |       |       |       | 0000    | 0000    |
| 1Fh  | VPOSCRC_L   | CRC of  | TRC of the safe position, byte 0          |         |       |       |       |       |       |         | 0000    |
| 35h  | SAFE_CTRL   | PRST    | MRST                                      | -       | -     | -     | -     | -     | -     | 0000    | 0000    |
| 36h  | SAFE_SUM    | Safety  | Summary                                   | , SSUM7 | :0    |       |       |       |       | 0000    | 0000    |
| 37h  | S_PC_DATA   | "Short  | message                                   | e" data |       |       |       |       |       | 0000    | 0000    |
| 3Dh  | EVENT_S     | SINT    | INT SSUM SCE VPOS QMLW PRST MIN FRES      |         |       |       |       |       |       | 0000    | 0000    |
| 3Eh  | MASK_S      | -       | - MSSUM MSCE MVPOS MQMLW MPRST MMIN MFRES |         |       |       |       |       |       | -00-    | 0000    |
| 3Fh  | DUMMY       | No data | o data                                    |         |       |       |       |       |       |         |         |

# i NOTE

<sup>1</sup> It should be noted, that some registers are shared (e.g. 09h EDGES) and others are just used for accessing the same data (SYS\_CTRL and SAFE\_CTRL, for instance). In most cases though, both interfaces use registers that are exclusively available to them.

### 6.5.1 System control

The system control register  ${\tt SYS\_CTRL}$  contains the main control bits of the DSL Master.

# i NOTE

It should be noted that apart from a reset of the Master, all system control bits can only be set and deleted by the user.

### Register 00h: System control

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PRST  | MRST  | FRST  | LOOP  | PRDY  | SPPE  | SPOL  | OEN   |
| Bit 7 |       |       |       |       |       |       | Bit 0 |

### Bit 7 PRST: Protocol reset

1 = A forced reset of the protocol status will be initiated. If the bit is deleted, a restart of the connection is triggered.

0 = Normal protocol action

### Bit 6 MRST: Messages reset

- 1 = The Parameters Channel is reset. Current short and long messages are discarded.
- 0 = Normal Parameters Channel action
- Bit 5 FRST: Pipeline FIFO, reset
  - 1 = The FIFO is reset. Data is not stored and cannot be read.
  - 0 = Normal FIFO access
- Bit 4 LOOP: Test drive interface

Value for the read back test for drive interface. This value has no other purpose.

- Bit 3 PRDY: POS\_READY mode.
  - 1 = pos\_ready shows time of receipt of all position transmissions.

0 = pos\_ready shows only the time of receipt of position transmissions following a control clock (sync input).

Bit 2 SPPE: SPI-PIPE activation

1 = SPI-PIPE activated. Access to pipeline status and data via SPI-PIPE. The registers **PIPE\_S** and **PIPE\_D** are read as "0".

0 = SPI-PIPE deactivated. Access to pipeline status and data via the registers **PIPE\_S** and **PIPE\_D**.

- Bit 1 SPOL: Polarity of the synchronization pulse
  - 1 = The sync trailing edge is used.
  - 0 = The sync leading edge is used.

### Bit 0 OEN: Activation of the output

- 1 = The DSL cables are activated for output to the DSL Slave.
- 0 = The impedance of the DSL cable is high.

### 6.5.2 Synchronization control

The SYNC\_CTRL register for control of the synchronization contains the bit with which the synchronization source for position sampling is controlled.

### **Register 01h:** Synchronization control

| W-0   | W-0 | W-0 | W-0 | W-0 | W-0 | W-0 | W-1   |  |  |  |  |
|-------|-----|-----|-----|-----|-----|-----|-------|--|--|--|--|
|       | ES  |     |     |     |     |     |       |  |  |  |  |
| Bit 7 |     |     |     |     |     |     | Bit 0 |  |  |  |  |

### Bit 7-0 ES: External synchronization

00000000 = Position sampling during free running at the shortest cycle time.

All other values = Position sampling with the sync signal synchronized. The value from **ES** determines the number of position samplings carried out in one sync cycle. The user must match the number of samplings per cycle to the shortest frame length (see chapter 7.3.3).

### 6.5.3 Quality monitoring

The  ${\tt MASTER\_QM}$  quality monitoring register contains the quality monitoring value for the data connection.

As soon as the DSL Master detects events that indicate an improvement or degradation of the quality of the data connection, these events are indicated as values higher or lower than the quality monitoring value (see table 24).

### Table 24: Quality monitoring events

| Protocol event                                                      | Value change in quality moni-<br>toring |
|---------------------------------------------------------------------|-----------------------------------------|
| Wrong synchronization in Safe Channel (last byte)                   | -4                                      |
| Wrong synchronization in Safe Channel $(1^{st} \dots 7^{th} bytes)$ | -6                                      |
| RSSI <2                                                             | -4                                      |
| Wrong encoding in parameter or SensorHub channels                   | -1                                      |
| Wrong encoding in process data channel                              | -2                                      |
| Unknown special characters in the protocol package                  | -2                                      |
| Any identified error in Safe Channel 1                              | -6                                      |
| Any identified error in Safe Channel 2                              | -8                                      |

| Protocol event                          | Value change in quality moni-<br>toring |
|-----------------------------------------|-----------------------------------------|
| Correct synchronization in Safe Channel | +1                                      |
| Correct CRC value in Safe Channel       | +1                                      |

Quality monitoring is initiated with the value "8".

The maximum quality monitoring value is "15". This is the standard value during operation.

# i NOTE

Particular attention must be paid to the quality monitoring value during the development of a DSL drive controller. If a value lower than "15" is indicated, the cause may be a problem with the connection circuit, particularly if the value is continuously displayed.

If the quality monitoring value falls below "14", **QMLW** information is indicated in Online Status and in the **EVENT\_L** register.

If the quality monitoring value falls to "0", a forced reset of the protocol is carried out. This is indicated by the **PRST** error bit in Online Status and in the **EVENT\_H** register.

The MASTER QM register is write protected.

### Register 03h: Quality monitoring register

| R-0   | X-0 | X-0 | X-0 | R-0 | R-0 | R-0 | R-0   |  |
|-------|-----|-----|-----|-----|-----|-----|-------|--|
| LINK  |     |     |     | QM  |     |     |       |  |
| Bit 7 |     |     |     |     |     |     | Bit 0 |  |

### Bit 7 LINK: DSL protocol connection status

1 = Protocol connection between DSL Master and Slave was established.

0 = No connection present or connection error due to a communications error.

It should be noted that LINK is also represented at the link interface output (see chapter 5.5).

### Bit 6-4 Not implemented: Read as "0".

### Bit 3-0 QM3:QM0: Quality monitoring bits

0000 to 1111: Quality monitoring value. Higher values indicate a better connection. If the quality monitoring reaches the value "0000", a forced reset of the protocol is carried out.

### 6.5.4 Events

The EVENT\_H/EVENT\_L registers contain the messaging bits for all warning and error modes of the DSL system.

All messaging bits are set by the DSL Master if a corresponding status is determined.

The following bit description lists the effects of warning and error conditions as well as the reactions to errors that must be installed in the frequency inverter application.

An event bit that has been set is not reset by the DSL Master. The frequency inverter application must delete bits that have been set.

Both edge and level-sensitive flags are present in the EVENT registers. Edge- sensitive bits are set when the corresponding status arises. They are only set again if the corresponding status disappears and then arises once more. This is the standard action. The level-sensitive bits set a bit as long as the corresponding status exists.



NOTE

It should be noted that all event register bits are also transferred to Online Status D (see chapter 6.2 and chapter 7.7.2). The event bits are not static there and contain the actual status of each individual event.

### Register 04h: High Byte events

| R-0   | R/C-0 | X-0 | X-0 | R/C-0 | X-0 | R/C-0 | R/C-0 |
|-------|-------|-----|-----|-------|-----|-------|-------|
| INT   | SUM   |     |     | POS   |     | DTE   | PRST  |
| Bit 7 |       |     |     |       |     |       | Bit 0 |

### Bit 7 INT: Interrupt status

This bit reflects the status of the interrupt signal (see chapter 5.5.2).

### Bit 6 SUM: Remote event monitoring

1 = The DSL Slave has signaled an event and the summary mask is set accordingly (see registers MASK SUM and SUMMARY).

0 = All DSL Slave events are deleted.

When the **SUM** bit is set, an error or a warning has been transmitted from the DSL Slave. The frequency inverter application must check the SUMMARY register (see chapter 6.5.14) to obtain a detailed description. This bit is level sensitive.

### Bit 5 Not implemented: Read as "0".

- Bit 4 Not implemented: Read as "0".
- Bit 3 POS: Estimator turned on (functionality based on estimator on, see chapter 5.6.2)

1 = Fast position data consistency error. The fast position read through drive interface is supplied by the estimator.

0 = The data for the fast position was correctly transmitted.

This error usually indicates a transmission error on the DSL connection. If this error occurs frequently, the wiring of the DSL connection should be checked. If this error occurs continuously, there is probably an error in the motor feedback system.



When this error occurs, the fast position is updated by the estimator (see chapter 7.3.1).

### Bit 2 Not implemented: Read as "0".

- Bit 1 DTE: Estimator Deviation Threshold Error (see chapter 5.6.3)
  - 1 = Current value of deviation greater than the specified maximum.
  - 0 = Current value of deviation smaller than the specified maximum.

## CAUTION

This error message is relevant when the estimator deviation threshold is used. See chapter 7.3.1 for details of this function.

- Bit 0 PRST: Protocol reset warning
  - 1 = The forced protocol reset was triggered.
  - 0 = Normal protocol action

This error message indicates that the protocol connection to the DSL Slave has been re-initialized. This error message can be caused by a frequency inverter application request (**PRST** bit in SYS\_CTRL), generated by the DSL Master itself, or activated via the rst input.

The DSL Master causes a protocol reset if too many transmission errors indicate a connection problem (see chapter 6.5.3). A protocol reset causes a re-synchronization with the DSL Slave that can improve the connection quality.

### Register 05h: Low Byte events

| X-0   | X-0 | R/C-0 | R/C-0 | X-0 | R/C-0 | R/C-0 | X-0   |
|-------|-----|-------|-------|-----|-------|-------|-------|
|       |     | MIN   | ANS   |     | QMLW  | FREL  |       |
| Bit 7 |     |       |       |     |       |       | Bit 0 |

### Bit 7-6 Not implemented: Read as "0".

Bit 5 MIN: Message initialization

1 = An acknowledgment was received from the Slave for the initialization of a message.

0 = No acknowledgment for the initialization received.

When this warning is displayed, the Parameters Channel is still in the initialization status and no "short message" or "long message" can be triggered.

This bit is level sensitive.

Bit 4 ANS: Erroneous answer to "long message"

1 = An error occurred during the answer to a long message. The effectiveness of the previous transaction is not known.

0 = The last answers to "long messages" were error free.

This error indicates that the transmission of an answer from the DSL Slave to the last "long message" failed. The frequency inverter application must send the "long message" again.

### Bit 3 Not implemented: Read as "0".

- Bit 2 QMLW: Quality monitoring low value warning
  - 1 = Quality monitoring value (see register 03h) below "14"
  - 0 = Quality monitoring value greater than or equal to "14"

This warning indicates that a transmission error occurred at bit level for one of the CRC values. If this error occurs frequently, the wiring of the DSL connection should be checked (also see chapter 6.5.3).

- Bit 1 FREL: Channel free for "long message"
  - 1 = A "long message" can be sent on the Parameters Channel.
  - 0 = No "long message" can be sent.

If the bit is set, the frequency inverter application can trigger a "long message". Provided no answer has been received from the DSL Slave, this bit remains deleted. As the processing duration of a "long message" in the motor feedback system is not specified, a user time limit condition should be installed via the frequency inverter application. When a time limit is exceeded, the **MRST** bit in the **SYS\_CTRL** register is set, which causes the Parameters Channel to be reset.

Bit 0 Not implemented: Read as "0".

#### 6.5.5 Event mask

In the event mask registers MASK H/MASK L, the events are set with which the interrupt signal is set.

Several events can be masked to trigger an interrupt. In addition, events from the DSL Slave summary can be combined with these events (see chapter 6.5.6). This is explained in figure 15.



Figure 15: Interrupt masking

# NOTE

i

Slave)

It should be noted that the SUM bit is an OR connection of all bits of the status bit is an OR connection of all bits of the status summary (SUMMARY register).

### **Register 06h:**

### High Byte event mask

| X-0   | W-0  | X-0 | X-0 | W-0  | X-0 | W-0  | W-0   |
|-------|------|-----|-----|------|-----|------|-------|
|       | MSUM |     |     | MPOS |     | MDTE | MPRST |
| Bit 7 |      |     |     |      |     |      | Bit O |

#### Bit 7 Not implemented: Read as "0".

Bit 6 MSUM: Mask for remote event monitoring

> 1 = DSL Slave events that are masked in the SUMMARY register set the interrupt signal.

0 = DSL Slave events that are masked in the SUMMARY register do not set the interrupt signal.

- Bit 5 Not implemented: Read as "0".
- Bit 4 Not implemented: Read as "0".
- Bit 3 MPOS: Mask for fast position error

1 = An error in the fast position sets the interrupt signal.

- 0 = An error in the fast position does not set the interrupt signal.
- Bit 2 Not implemented: Read as "0".
- Bit 1 MDTE: Mask for estimator deviation threshold error warning
  - 1 = A high estimator deviation threshold error sets the interrupt signal.
  - 0 = A high deviation threshold error value does not set the interrupt signal.
- Bit 0 MPRST: Mask for protocol reset warning
  - 1 = A protocol reset sets the interrupt signal.
  - 0 = A protocol reset does not set the interrupt signal.

### **Register 07h:** Low Byte event mask

| X-0   | X-0 | W-0  | W-0  | X-0 | W-0   | W-0   | X-0   |
|-------|-----|------|------|-----|-------|-------|-------|
|       |     | MMIN | MANS |     | MQMLW | MFREL |       |
| Bit 7 |     |      |      |     |       |       | Bit 0 |

- Bit 7-6 Not implemented: Read as "0".
  - Bit 5 MMIN: Mask for message initialization confirmation

1 = The acknowledgment for the initialization of a DSL Slave message sets the interrupt signal.

0 = The acknowledgment for the initialization of a DSL Slave message does not set the interrupt signal.

Bit 4 MANS: Mask for erroneous answer to long message

1 = A transmission error during the answer to a long message sets the interrupt signal.

O = A transmission error during the answer to a long message does not set the <code>interrupt signal</code>.

- Bit 3 Not implemented: Read as "0".
- Bit 2 MQMLW: Mask for low quality monitoring value warning

1 = A low quality monitoring value (see registers 03h and 05h) sets the interrupt signal.

- 0 = A low quality monitoring value does not set the interrupt signal
- Bit 1 MFREL: Mask for "channel free for "long message"

1 = If a "long message" can be sent on the Parameters Channel, the interrupt signal is set.

0 = If a "long message" can be sent on the Parameters Channel, the interrupt signal is not set.

Bit 0 Not implemented: Read as "0".

### 6.5.6 Summary mask

In the MASK\_SUM summary mask register, the DSL Slave collective events are determined with which the **SUM** event monitoring in the event register as well as the signal to the interrupt pin are set (interrupt).

Several events can be masked to trigger an interrupt. In addition, events from the DSL Master can be combined with these events (see chapter 6.5.4).



NOTE

It should be noted that the **MSUM** bit from the  $MASK_H$  register is an OR connection of all bits of the summary mask register.

### Register 08h: Summary mask

| W   | -0  | W-0   |
|-----|-----|-------|-------|-------|-------|-------|-------|-------|
| MSL | JM7 | MSUM6 | MSUM5 | MSUM4 | MSUM3 | MSUM2 | MSUM1 | MSUM0 |
| Bit | t 7 |       |       |       |       |       |       | Bit 0 |

### Bit 7-0 MSUM7:MSUM0: Mask for status summary bits

1 = In the set status, the corresponding status summary bit sets the **SUM** event monitoring and the signal at the interrupt pin.

0 = In the set status, the corresponding status summary bit does not set the **SUM** event monitoring and the signal at the interrupt pin.

### 6.5.7 Edges

The EDGES edge register contains the time control for the DSL cable bit sampling and can be used to monitor the connection quality.

Each individual edge register bit is set if, at system start-up, an edge of the test signal is detected during the time period of the corresponding bit. An edge is defined as a change in cable value between successive detections. The sampling is carried out eight times as fast as the cable bit rate.

Clean cable signals mean that only a few bits are set in the edge register, whilst noisy cable signals set a large number of bits.



## CAUTION

If all bits in the edge register are set, this is an indication of excessive interference in the cable in which no connection can be established.

The register is write protected. The content of this register does not change after the start-up phase. A new bit sampling pattern is only generated after a forced reset of the protocol.

### Register 09h: Edges

| R-0                  | R-0         | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |
|----------------------|-------------|-----|-----|-----|-----|-----|-----|--|--|--|
| Bit sampling pattern |             |     |     |     |     |     |     |  |  |  |
| Bit 7                | Bit 7 Bit 0 |     |     |     |     |     |     |  |  |  |

### Bit 7-0 Bit sampling pattern: Identification of edges in the cable signal

1 = An edge was detected in the time period of the corresponding bit.

0 = No edge was detected in the time period of the corresponding bit.

### 6.5.8 Delay / RSSI

The DELAY run time register stores information about the run time delay of the system cable and the signal strength. The register can be used to monitor the connection quality.

The register is write protected.

### Register OAh: Run time delay

| R-0   | R-0 | R-0 | R-0 | R-0         | R-0 | R-0 | R-0   |  |  |
|-------|-----|-----|-----|-------------|-----|-----|-------|--|--|
|       | RS  | SSI |     | Cable delay |     |     |       |  |  |
| Bit 7 |     |     |     |             |     |     | Bit 0 |  |  |

### Bit 7-4 RSSI: Indication of the received signal strength

4 bit value for the cable signal strength, from "0" to "12". Higher values indicate better connection quality. Low connection (<2) quality affects QM.

**RSSI** is continuously updated during operation and used for signal monitoring during run time.

### Bit 3-0 Cable delay:

4 bit value for cable delay. This value gives the cable signal round trip delay of cable and transceivers in bits. This value enables a rough estimate of cable length to be made.

The value for **Line Delay** does not change after the start-up phase. A fresh value for **Line Delay** is only measured after a forced reset of the protocol.

table 25 below shows the relationship between the value in Line Delay and the cable length of the DSL connection.

| Cable delay | DSL connection cable delay | Cable length DSL connection |
|-------------|----------------------------|-----------------------------|
| 0           | <100 ns                    | < 10 m                      |
| 1           | 100 to 200 ns              | 10 to 20 m                  |
| 2           | 200 to 300 ns              | 20 to 30 m                  |
| 3           | 300 to 400 ns              | 30 to 40 m                  |
| 4           | 400 to 500 ns              | 40 to 50 m                  |
| 5           | 500 to 600 ns              | 50 to 60 m                  |
| 6           | 600 to 700 ns              | 60 to 70 m                  |
| 7           | 700 to 800 ns              | 70 to 80 m                  |
| 8           | 800 to 900 ns              | 80 to 90 m                  |
| 9           | 900 to 1000 ns             | 90 to 100 m                 |

Table 25: Cable delay

# 

A value above "9" indicates a delay of greater than 1  $\mu$ s. Such a value will lead to a violation of the specification for cycle time. In this case, a check should be made of whether the cable complies with the cable specification.

### 6.5.9 Version

The VERSION register contains the release version of the DSL Master IP Core. The register is write protected.

### Register OBh: Version

| R-0   | R-1                  | R-0 | R-1           | R-0 | R-1 | R-1 | R-0   |
|-------|----------------------|-----|---------------|-----|-----|-----|-------|
| Codi  | Coding Major Release |     | Minor Release |     |     |     |       |
| Bit 7 |                      |     |               |     |     |     | Bit 0 |

Bit 7-6 Coding: Type of IP Core 01= DSL Master IP Core

### Bit 5-4 IP Core Major release number:

The current version is 1 (01).

### Bit 3-0 IP Core Minor release number:

The current version is 7 (0111).

### 6.5.10 Release Date

The RELEASE register contains the release date of the DSL Master IP Core. The release date value can be read by sequential access to a three byte structure with arbitration rules to avoid possible conflicts between both interfaces "drive" and "safe 1" where the value can be accessed. To read the release date value the following steps are required:

- During one host interface transaction the VERSION register (see 5.3.9) is read first; this enables access to the release date register.
- The first returned byte from the release date register encodes the release year as binary number in excess of 2000 (10h = 2016, ... 63h = 2099).
- The second returned byte from the release date register encodes the release month as binary number (01h = January, ... 0Ch = December).
- The third returned byte from the release date register encodes the release day as binary number (01h = 1st, ... 1Fh = 31st).

Every reading to the RELEASE register after the third byte repeats the third returned byte. To reset the RELEASE register a new reading of the VERSION register is required. While one of the interfaces accesses the RELEASE register ("drive" or "safe 1") the other returns 00h. When using the Basic Interface (see chapter 10.4) the access right to the RELEASE register is released when the freeze signal ("hostx\_f") is lowered.



Access from Safe 2 Interface is not possible.

### 6.5.11 Encoder ID

The ENC\_ID registers contain the designation code of the motor feedback system connected to the DSL Master. In the current protocol specification, the designation code is 20 bits long. With later enhancements, the free bits in the encoder ID registers are used to indicate special characters.

These registers are write protected.

### Register ODh: Encoder ID, byte 2

| X-0    | R-0 | R-0 | R-0 | R-0         | R-0 | R-0 | R-0    |  |
|--------|-----|-----|-----|-------------|-----|-----|--------|--|
|        |     | SCI |     | ENC_ID19:16 |     |     |        |  |
| Bit 23 |     |     |     |             |     |     | Bit 16 |  |

### Register OEh: Encoder ID, byte 1

| R-0        | R-0          | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |
|------------|--------------|-----|-----|-----|-----|-----|-----|--|--|--|
| ENC_ID15:8 |              |     |     |     |     |     |     |  |  |  |
| Bit 15     | Bit 15 Bit 8 |     |     |     |     |     |     |  |  |  |

### Register OFh: Encoder ID, byte 0

| R-0       | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |  |  |
|-----------|-----|-----|-----|-----|-----|-----|-------|--|--|--|
| ENC_ID7:0 |     |     |     |     |     |     |       |  |  |  |
| Bit 7     |     |     |     |     |     |     | Bit 0 |  |  |  |

### Bit 23 Not implemented: Read as "0".

Bit 22-20 SCI: Indication of special characters

3 bit special character for later enhancements of the encoder designation code. Not allocated.

Bit 19-0 ENC\_ID: Encoder designation code

Designation of the motor feedback system (length: 20 bits)

The individual **ENC\_ID** register bits are allocated as follows:

- Bit 19 Continue: In High status, Continue indicates that ENC\_ID is longer than 20 bits (for future use).
- Bit 18 to 16 Reserved: Read as "0".
- Bit 15 to 12 User defined encoder index: 4 bit value (0 to 15) for user- defined encoder index (see chapter 9.6.7).
  - Bit 11 Reserved: Read as "0".
  - Sign: In High status, Sign indicates that the position value is signed, in Low status, Sign Bit 10 indicates that the position value is not signed.
  - Bit 9 to 4 **#Pos-#Acc:** Length of position information (standard value: 40 bits) minus length of the acceleration value transmitted (see chapter 6.5.12, standard value: 11 bits).
  - Bit 3 to 0 **#Acc-8**: Length of the acceleration value transmitted (standard value: 11 bits) minus 8.

#### 6.5.12 Fast position

The POS registers for the fast position contain the value of the motor feedback system connected. This position is generated incrementally from the safe position at start-up and is updated with every protocol frame.

After every eight protocol frames, the fast position is checked against the safe position (see under registers 18h to 1Ch).

The position sampling point is determined by the ES value of the synchronization control register.

Only those POS bits are activated that lie within the range that the motor feedback system has actually measured. All other higher value bits are read as "0". The number of measurable bits can be taken from ENC\_ID bits 9 to 0 in the ENC ID0 to 2 registers.

If Sign is set in the ENC\_ID register, the value of the fast position is given signed in the two's complement.

The units of the position value are (steps). These registers are write protected.



### CAUTION

The fast position must not be used for safety functions.

#### **Register 10h:** Fast position, byte 4

| R-0                   | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0    |  |  |
|-----------------------|-----|-----|-----|-----|-----|-----|--------|--|--|
| Fast position, byte 4 |     |     |     |     |     |     |        |  |  |
| Bit 39                |     |     |     |     |     |     | Bit 32 |  |  |

Register 11h:

### Fast position, byte 3

| R-0                   | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0    |  |  |  |
|-----------------------|-----|-----|-----|-----|-----|-----|--------|--|--|--|
| Fast position, byte 3 |     |     |     |     |     |     |        |  |  |  |
| Bit 31                |     |     |     |     |     |     | Bit 24 |  |  |  |

Register 12h:

Fast position, byte 2

| R-0                   | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |
|-----------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Fast position, byte 2 |     |     |     |     |     |     |     |  |  |
| Bit 23 Bit 16         |     |     |     |     |     |     |     |  |  |

Register 13h: Fast position, byte 1

| <br> | .,, |    |    |
|------|-----|----|----|
| P O  | P۸  | PO | DΛ |

| R-0                   | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |
|-----------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| Fast position, byte 1 |     |     |     |     |     |     |     |  |  |  |
| Bit 15 Bit 8          |     |     |     |     |     |     |     |  |  |  |

### Register 14h: Fast position, byte 0

| R-0                   | R-0         | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |
|-----------------------|-------------|-----|-----|-----|-----|-----|-----|--|--|--|
| Fast position, byte 0 |             |     |     |     |     |     |     |  |  |  |
| Bit 7                 | Bit 7 Bit 0 |     |     |     |     |     |     |  |  |  |

### **Bit 39-0** Fast position, byte 4/3/2/1/0:

Position value of the motor feedback system (length: 40 bits), incrementally generated.

### 6.5.13 Speed

The VEL speed registers contain the speed values of the connected motor feedback system. This value is calculated as a  $\Delta$  position from the acceleration value ( $\Delta\Delta$ position) transmitted on the process data channel and the currently updated protocol frame (see chapter 3).

The speed sampling point is determined by the **ES** value of the SYNC\_CTRL register. The units of the speed value are (steps/frame cycle time).

These registers are write protected.



## CAUTION

The speed value must not be used for safety functions.

### Register 15h: Speed, byte 2

| R-0           | R-0           | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |  |
|---------------|---------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Speed, byte 2 |               |     |     |     |     |     |     |  |  |  |  |
| Bit 23        | Bit 23 Bit 16 |     |     |     |     |     |     |  |  |  |  |

### Register 16h: Speed, byte 1

| R-0           | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |
|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Speed, byte 1 |     |     |     |     |     |     |     |  |  |
| Bit 15 Bit 8  |     |     |     |     |     |     |     |  |  |

### Register 17h: Speed, byte 0

| R-0           | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |
|---------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Speed, byte 0 |     |     |     |     |     |     |     |  |  |
| Bit 7 Bit 0   |     |     |     |     |     |     |     |  |  |

## Bit 23-0 Speed, byte 2/1/0:

Speed of the motor feedback system (length: 24 bits)

### 6.5.14 Status summaries

There are two summary registers available:

SAFE SUM (36h) and MIR SUM (18h).

The SAFE\_SUM status summary register contains the summarized DSL Slave status information for the safety related application. It is based on the encoder status ENC\_ST7:0. Each status summary bit contains the summarized information from 8 error, warning and event modes of the DSL Slave. The bits in the status summary register can be read by the safety related application only.

The MIR\_SUM status summary register contains the same information for the drive application. The MIR\_SUM register is based on the encoder mirror registers MIR\_ST7:0 and therefore delayed when compared to the SAFE\_SUM register. The bits in the mirror status summary register can be read by the drive application only.

figure 16 shows the relationship between the encoder status registers, the status summary registers and the **SUM** bits in the EVENT registers.

### Register 36h: Safe summary

| R-0   |
|-------|-------|-------|-------|-------|-------|-------|-------|
| SSUM7 | SSUM6 | SSUM5 | SSUM4 | SSUM3 | SSUM2 | SSUM1 | SSUM0 |
| Bit 7 |       |       |       |       |       |       | Bit 0 |

### Bit 7-1 SSUM7:SSUM1: Status summary bit (external resource)

1 = An error, a warning or an event associated with DSL Slave external resources was triggered.

0 = The corresponding error, warning or event is not active.

Bit 0 SSUMO: Status summary bit (interface)

1 = An error, a warning or an event associated with the DSL Slave protocol interface was triggered.

0 = The DSL Slave protocol has not triggered an error, a warning or event.

### **Register 18h:** Mirror summary

| R-0   | R-0  | R-0  | R-0  | R-0  | R-0  | R-0  | R-0   |
|-------|------|------|------|------|------|------|-------|
| SUM7  | SUM6 | SUM5 | SUM4 | SUM3 | SUM2 | SUM1 | SUM0  |
| Bit 7 |      |      |      |      |      |      | Bit 0 |

### Bit 7-1 SUM7:SUM1: Status summary bit (external resource)

1 = An error, a warning or an event associated with DSL Slave external resources was triggered.

0 = The corresponding error, warning or event is not active.

Bit 0 SUMO: Status summary bit (interface)

1 = An error, a warning or an event associated with the DSL Slave protocol interface was triggered.

0 = The DSL Slave protocol has not triggered an error, warning or event.



Figure 16: DSL Slave status and summary

### 

A bit that has been set in either summary register is not automatically deleted by the DSL System. To delete, the user application must read the corresponding DSL Slave encoder status register or mirror register (see chapter 6.7.1) and acknowledge the status message, by individually deleting each set bit.

### 6.5.15 Safe position, Channel 1

The VPOS registers for the safe position contain the position value from the primary channel of the motor feedback system connected. This safe position is transmitted in every eighth protocol frame.

The safe position is not synchronized with the sync signal.

Only those <code>vpos</code> bits are activated that lie within the range that the motor feedback system has actually measured. All other higher value bits are read as "0". The number of measurable bits can be taken from **ENC\_ID** bits 9 to 0 in the <code>ENC\_ID0 to 2</code> registers.

If **Sign** is set in the **ENC\_ID** register, the value of the safe position is given signed in the two's complement.

The units of the position value are [steps]. These registers are write protected.

### 

The available safety function of a given motor feedback system is specified in the operating manual and product datasheet. Products might only support safe incremental position, only safe singleturn position, or a safe multiturn position. The safe position will nevertheless have the same data format as the fast position.

### Register 19h: Safe position, byte 4

| R-0                   | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |
|-----------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| Safe position, byte 4 |     |     |     |     |     |     |     |  |  |
| Bit 39 Bit 32         |     |     |     |     |     |     |     |  |  |

### Register 1Ah: Safe position, byte 3

| R-0                   | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |
|-----------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| Safe position, byte 3 |     |     |     |     |     |     |     |  |  |  |
| Bit 31 Bit 24         |     |     |     |     |     |     |     |  |  |  |

### Register 1Bh: Safe position, byte 2

| R-0                   | R-0           | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |
|-----------------------|---------------|-----|-----|-----|-----|-----|-----|--|--|--|
| Safe position, byte 2 |               |     |     |     |     |     |     |  |  |  |
| Bit 23                | Bit 23 Bit 16 |     |     |     |     |     |     |  |  |  |

### Register 1Ch: Safe position, byte 1

| R-0                   | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |
|-----------------------|-----|-----|-----|-----|-----|-----|-------|--|
| Safe position, byte 1 |     |     |     |     |     |     |       |  |
| Bit 15                |     |     |     |     |     |     | Bit 8 |  |

### Register 1Dh: Safe position, byte 0

| R-0                   | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |
|-----------------------|-----|-----|-----|-----|-----|-----|-------|--|
| Safe position, byte 0 |     |     |     |     |     |     |       |  |
| Bit 7                 |     |     |     |     |     |     | Bit 0 |  |

### **Bit 39-0** Safe position, byte 4/3/2/1/0:

Position value transmitted through Safe Channel 1 (length: 40 bits), absolute value.

### 6.5.16 Position checksum, Channel 1

The <code>POSCRC</code> registers for the position checksum contain the CRC checksum of the safe position <code>VPOS</code> (see chapter 6.5.15) and the <code>SUMMARY</code> status summary (see chapter ).

The CRC is checked in the DSL Master IP Core. In order to guarantee, in a safety related application, that the CRC machine in the IP Core is functioning, these registers can be checked with an external cross check in the diagnostics test interval. This interval is described in the section about safety implementation (see chapter 8.5).

The CRC is generated with the following CRC parameters:

### Table 26: POSCRC parameters

| Parameter                      | Value                                                                                          |
|--------------------------------|------------------------------------------------------------------------------------------------|
| CRC sequence                   | 16 Bit                                                                                         |
| CRC polynomial                 | C86Ch $(x^{16} + x^{15} + x^{12} + x^7 + x^6 + x^4 + x^3 + 1)$<br>Normal representation: 90D9h |
| Starting value                 | 0000h                                                                                          |
| Closing XOR value              | 00FFh                                                                                          |
| Reverse data bytes             | No                                                                                             |
| Reverse CRC before closing XOR | No                                                                                             |

The sequence of the bytes to calculate the CRC is shown in the following figure:

|  |  | SAFE_SUM | VPOS[39:32] | VPOS[31:24] | VPOS[23:16] | VPOS[15:8] | VPOS[7:0] |
|--|--|----------|-------------|-------------|-------------|------------|-----------|
|--|--|----------|-------------|-------------|-------------|------------|-----------|

### Register 1Eh: CRC of the safe position, byte 1

| R-0                              | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |
|----------------------------------|-----|-----|-----|-----|-----|-----|-------|--|
| CRC of the safe position, byte 1 |     |     |     |     |     |     |       |  |
| Bit 15                           |     |     |     |     |     |     | Bit 8 |  |

### **Register 1Fh:** CRC of the safe position, byte 0

| R-0                              | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |  |
|----------------------------------|-----|-----|-----|-----|-----|-----|-------|--|
| CRC of the safe position, byte 0 |     |     |     |     |     |     |       |  |
| Bit 7                            |     |     |     |     |     |     | Bit 0 |  |

### **Bit 15-0** CRC of the safe position:

16 bit CRC checksum (CRC 16) of the safe position and status summary in Safe Channel 1.

## 6.5.17 Parameters Channel buffer

The eight PC\_BUFFER registers of the Parameters Channel buffer contain the answer to the last "long message" request or the data for a "long message" write operation.

# i NOTE

Access to these registers may only take place if the "long message" channel is free (FREL in the  $EVENT_L$  register).

Depending on the length of the "long message" answer, the registers are used as follows:

Table 27: Data length of the "long message"

| Length of the "long message" | Register used |
|------------------------------|---------------|
| 8 bytes                      | 20h to 27h    |
| 4 bytes                      | 20h to 23h    |
| 2 bytes                      | 20h to 21h    |
| 0 bytes                      | None          |

These registers are also for the reporting of error conditions arising from a "long message" operation. If, when accessing a resource, an error due to a "long message" arises (e.g. invalid data, error in the A/D conversion), after the answering message has been received the **LOFF** bit in the  $PC\_ADD\_H$  register (28h) is set. In this case the Parameters Channel buffer bytes 0 and 1 contain an error code.

The meaning of the error code depends on the particular HIPERFACE  $DSL^{\mbox{\tiny B}}$  encoder and is described in detail in the data sheet.

Register 20h: Parameters Channel buffer, byte 0

| R/W-0                      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  |  |
|----------------------------|-------|-------|-------|-------|-------|-------|--------|--|
| Parameters Channel, byte 0 |       |       |       |       |       |       |        |  |
| Bit 63                     |       |       |       |       |       |       | Bit 56 |  |

Register 21h: Parameters Channel buffer, byte 1

| R/W-0                      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  |  |  |
|----------------------------|-------|-------|-------|-------|-------|-------|--------|--|--|
| Parameters Channel, byte 1 |       |       |       |       |       |       |        |  |  |
| Bit 55                     |       |       |       |       |       |       | Bit 48 |  |  |

Register 22h: Parameters Channel buffer, byte 2

| R/W-0                      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  |  |  |
|----------------------------|-------|-------|-------|-------|-------|-------|--------|--|--|
| Parameters Channel, byte 2 |       |       |       |       |       |       |        |  |  |
| Bit 47                     |       |       |       |       |       |       | Bit 40 |  |  |

Register 23h: Parameters Channel buffer, byte 3

| R/W-0                      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|----------------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| Parameters Channel, byte 3 |       |       |       |       |       |       |       |  |  |
| Bit 39 Bit 32              |       |       |       |       |       |       |       |  |  |

Register 24h: Parameters Channel buffer, byte 4

| R/W-0                      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  |  |
|----------------------------|-------|-------|-------|-------|-------|-------|--------|--|
| Parameters Channel, byte 4 |       |       |       |       |       |       |        |  |
| Bit 31                     |       |       |       |       |       |       | Bit 24 |  |

### Register 25h: Parameters Channel buffer, byte 5

| R/W-0  | R/W-0 | R/W-0 | R/W-0      | R/W-0        | R/W-0 | R/W-0 | R/W-0  |
|--------|-------|-------|------------|--------------|-------|-------|--------|
|        |       | Pa    | rameters C | hannel, byte | 5     |       |        |
| Bit 23 |       |       |            |              |       |       | Bit 16 |

### Register 26h: Parameters Channel buffer, byte 6

| R/W-0  | R/W-0                      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|----------------------------|-------|-------|-------|-------|-------|-------|
|        | Parameters Channel, byte 6 |       |       |       |       |       |       |
| Bit 15 |                            |       |       |       |       |       | Bit 8 |

Register 27h: Parameters Channel buffer, byte 7

| R/W-0 | R/W-0                      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|----------------------------|-------|-------|-------|-------|-------|-------|
|       | Parameters Channel, byte 7 |       |       |       |       |       |       |
| Bit 7 |                            |       |       |       |       |       | Bit 0 |

### Bit 63-0 Parameters Channel buffer, byte 0-7:

8 bytes for the answer to a long message (read operation) or for a "long message" write operation.

Bit 63-48 Error report for a long message, byte 0-1:

2 bytes for reports about errors in encoder resources arising from the previous "long message" operation.

#### 6.5.18 Long message address

The addresses and the addressing mode for "long messages" sent over the Parameters Channel are determined in the  $PC\_ADD\_H/PC\_ADD\_L$  long message address registers.

In addition, the long message address register 28h (PC ADD H) contains indications of errors arising from "long message" operations. For this sort of error, the Parameters Channel buffer contains the error code in bytes 0 and 1 associated with this status (see chapter 7.7.6).

**Register 2** 

| 28h: | Long messa | ige address, | byte 1 |
|------|------------|--------------|--------|
|------|------------|--------------|--------|

| X-0    | W-O | R/W-0 | W-0  | W-0 | W-O | W-0   | W-0   |
|--------|-----|-------|------|-----|-----|-------|-------|
| -      | LRW | LOFF  | LIND | LL  | EN  | LADD9 | LADD8 |
| Bit 15 |     |       |      |     |     |       | Bit 8 |

#### **Register 29h:** Long message address, byte 0

| W-0   | W-0 | W-0 | W-0 | W-0  | W-0 | W-0 | W-0   |
|-------|-----|-----|-----|------|-----|-----|-------|
|       |     |     | LAD | D7:0 |     |     |       |
| Bit 7 |     |     |     |      |     |     | Bit 0 |

#### Bit 15 Not implemented: Read as "0".

- Bit 14 LRW: Long message, read/write mode
  - 1 = "long message" read operation
  - 0 = "Long message" write operation
- **Bit 13** LOFF: Long message addressing mode/long message error

Write access:

1 = Offset addressing of "long messages". The offset value from the PC OFF H/ PC OFF L registers is used in the resource of the selected database entry as a sub-address.

0 = Addressing of "long messages" without offset. The offset value from the  $PC_OFF_H/$ PC OFF Lregisters is not used.

Read access:

1 = The last "long message" caused an error.

- 0 = The last "long message" was correctly processed.
- Bit 12 LIND: Indirect addressing of long messages

1 = Indirect addressing of "long messages". During this operation, the stored address content in the given database entry is evaluated.

0 = Direct addressing of "long messages". The operation affects the database entry given in the current address.

- Bit 11-10 LLEN: Data length of the "long message"
  - 11 = 8 data bytes
  - 10 = 4 data bytes
  - 01 = 2 data bytes
  - 00 = No data bytes

#### Bit 9-0 LADD: Long message address

Database entry with 10 bit address for a "long message" operation.

#### 6.5.19 Long message address offset

The PC OFF H/PC OFF L address offset registers for long messages are used in "long message" operations, if LOFF is set in the register 28h. In this case the LOFFADD value from these registers is used to communicate with the sub-address of a multiple byte encoder resource.

Only write access is possible for these registers.

**Register 2Ah:** 

Long message address offset, byte 1

| R-1    | W-0 | W-0 | W-0 | W-0       | W-0 | W-0 | W-0   |
|--------|-----|-----|-----|-----------|-----|-----|-------|
| LID    |     |     |     | LOFFADD14 | :8  |     |       |
| Bit 15 |     |     |     |           |     |     | Bit 8 |

#### **Register 2Bh:** Long message address offset, byte 0

| W-0   | W-0 | W-0 | W-O   | W-0   | W-0 | W-0 | W-0   |
|-------|-----|-----|-------|-------|-----|-----|-------|
|       |     |     | LOFFA | DD7:0 |     |     |       |
| Bit 7 |     |     |       |       |     |     | Bit 0 |

Bit 15 LID: Long message identification. The value must be "1".

#### Bit 14-0 LOFFADD14:0: Long message offset value

The 15 bit offset value of the "long message" address offset is stored in these bits.

#### 6.5.20 **Parameters Channel control**

The PC CTRL control register for the Parameters Channel handles the start of "long message" transactions. After setting all "long message" registers (registers PC BUF-FER0 to 7, PC ADD H/PC ADD L and PC OFF H/L), the "long message" is transmitted to the DSL Slave by setting the LSTA bit.

#### **Parameters Channel control** Register 2Ch:

| X-0   | X-0 | X-0 | X-0 | X-0 | X-0 | X-0 | W-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
|       |     |     |     |     |     |     | LSTA  |
| Bit 7 |     |     |     |     |     |     | Bit 0 |

#### Bit 7-1 Not implemented: Read as "0".

Bit O LSTA: Control of the long message start

> 1 = A "long message" transaction is started with the values currently stored in the "long message" registers.

0 = No effect.

#### 6.5.21 SensorHub Channel status

The SensorHub Channel status register PIPE s provides information about the current status of the SensorHub Channel (see chapter 3.5).

PIPE s is only accessible as a register of the DSL Master if SPI-PIPE is deactivated (SPPE in the SYS CTRL register is deleted).

Otherwise the value of PIPE\_S is transmitted via SPI-PIPE as the first byte of each read request (see chapter 5.4). In this case, the first four bits are transmitted as "0101" to check the SPI-PIPE interface for errors due to unchanged values.

When this register is read, the current data from the FIFO buffer is read and stored in an intermediate register so that a subsequent read process in the <code>PIPE\_D</code> register can be considered to be completed at the same time as the <code>PIPE\_S</code> register is read. Using this mechanism, any deviation between status and data information in this instance will prevent new data entering the SensorHub Channel during access to the FIFO buffer.

**PIPE\_S** is a write protected register.

### Register 2Dh: SensorHub Channel status

| X-0   | X-0 | X-0 | X-0  | R-0  | R-0  | R-0  | R-0   |
|-------|-----|-----|------|------|------|------|-------|
|       |     |     | POVR | PEMP | PERR | PSCI |       |
| Bit 7 |     |     |      |      |      |      | Bit 0 |

### Bit 7-4 Not implemented: Read as "0".

Bit 3 POVR: SensorHub Channel overflow

1 = The capacity of the 8 byte FIFO buffer for SensorHub Channel data was exhausted and since the last read process, values have been discarded.

0 = The capacity of the FIFO buffer for SensorHub Channel data is not yet exhausted.

This bit is deleted after the read process.

**Bit 2 PEMP**: The SensorHub channel buffer is empty.

1 = A read request was issued, but the FIFO buffer for SensorHub Channel data is empty. In this case,  $PIPE_D$  contains the value 00h.

0 = No "buffer empty" error.

This bit is updated after every access to the FIFO buffer.

- Bit 1 PERR: Coding error of the bits in the SensorHub Channel.
  - 1 = The bit level coding of the data currently in the SensorHub Channel is erroneous.
  - 0 = No error in bit coding.

This bit is stored together with the pipeline data byte in question in the FIFO buffer.

**Bit 0 PSCI**: Indication for special characters in the SensorHub Channel.

1 = A special character was received in the SensorHub Channel.

0 = Indication for "no special character".

This bit is stored together with the pipeline data byte in question in the FIFO buffer.

Special characters are normally used as data separators or to indicate special events. To obtain information about which special character was received, the <code>PIPE\_D</code> register must be read. All 8b10b special characters can be used on the SensorHub channel. An exception is the "K30.7" symbol that

is used in HIPERFACE DSL® to indicate "no data" and is not stored in the FIFO buffer.

table 28 below contains the supported 8b10b special characters.

Table 28: 8b10b special characters supported in the SensorHub Channel

| Special characters | Coding in register PIPE_D |
|--------------------|---------------------------|
| K28.0              | 1Ch                       |
| K28.1              | 3Ch                       |
| K28.2              | 5Ch                       |

| Special characters | Coding in register PIPE_D |
|--------------------|---------------------------|
| К28.3              | 7Ch                       |
| К28.4              | 9Ch                       |
| К28.5              | BCh                       |
| К28.6              | DCh                       |
| К28.7              | FCh                       |
| К23.7              | F7h                       |
| К27.7              | FBh                       |
| К29.7              | FDh                       |

### 6.5.22 SensorHub Channel data

The PIPE\_D SensorHub Channel data register contains the SensorHub Channel data that is stored in an 8 byte FIFO buffer.

If new data arrives at the buffer when it is full, before  $PIPE_D$  is read, the oldest value is discarded and the **POVR** bit in  $PIPE_S$  is set.

If a read request is issued when the buffer is empty, the **PEMP** bit in  $PIPE_S$  is set and the value 00h is transmitted.

 $\tt PIPE_D$  is only accessible as a register of the DSL Master if SPI-PIPE is deactivated (SPPE in the <code>SYS\_CTRL</code> register is deleted).

Otherwise the value of  $PIPE_D$  is transmitted via SPI-PIPE as the second byte of each read request (see chapter 5.4).

At the moment that the PIPE\_S register is accessed, the corresponding PIPE\_D value is frozen to guarantee synchronization between status and data information.

PIPE\_Dis a write protected register.

### Register 2Eh: Sensor Hub Channel data

| R-0         R-0         R-0         R-0         R-0         R-0 |  |   |             |              |   |  |  |  |  |
|-----------------------------------------------------------------|--|---|-------------|--------------|---|--|--|--|--|
|                                                                 |  | 5 | SensorHub ( | Channel data | а |  |  |  |  |
| Bit 7 Bit 0                                                     |  |   |             |              |   |  |  |  |  |

### Bit 7-0 SensorHub Channel data

8 bit value of the FIFO buffer for SensorHub Channel data.

### 6.5.23 Parameters Channel short message

The s\_PC\_DATA register for the Parameters Channel short message contains the results of "short message" transactions.

"Short message" transactions are generated if operations are carried out with remote registers (DSL Slave). Generally, **FRES** (in the EVENT\_S register) must be set after a transaction is started. Only then will S PC DATA contain valid information.

When reading the mirror registers  $MIR\_ST7:0$  instead of the real remote registers, the answer is available immediately in the  $PC\_DATA$  register.

## Register 37h: "Short message" Parameters Channel data

| R-0     | R-0                                     | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |
|---------|-----------------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|
|         | "Short message" Parameters Channel data |     |     |     |     |     |     |  |  |  |
| Bit 7 E |                                         |     |     |     |     |     |     |  |  |  |

### **Bit 7-0** "Short message" Parameters Channel data

8 bit value of the requested remote register.

### Register 2Fh: "Short message" Mirror register data

| R-0         | R-0 | R-0    | R-0        | R-0             |         |  |  |  |  |
|-------------|-----|--------|------------|-----------------|---------|--|--|--|--|
|             |     | "Short | message" N | /lirror registe | er data |  |  |  |  |
| Bit 7 Bit 0 |     |        |            |                 |         |  |  |  |  |

### Bit 7-0 "Short message" Mirror register data

8 bit value of the requested mirror register.

### 6.5.24 Fast position error counter

The ACC\_ERR\_CNT register returns the count of transmitted fast position values with consecutive transmission errors. The value is clamped to a maximum of 31 (1Fh).

With a writing access the error threshold for the test signal  $acc_thr_err$  can be set. This value is also clamped to a maximum of 31 (1Fh). If the count of transmitted fast position values with consecutive transmission errors exceeds this threshold  $acc_thr_err$  will be set to '1'.

### Register 38h: Fast position error counter

| X-0   | X-0 | X-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| -     | -   | -   | CNT4  | CNT3  | CNT2  | CNT1  | CNTO  |
| Bit 7 |     |     |       |       |       |       | Bit 0 |

### Bit 7-5 Not implemented: Read as "0".

### Bit 4-0 CNT4:CNTO: Position error count/threshold for acc\_thr\_err

Read: 5 bit value of count of transmitted fast position values with consecutive transmission errors

Write: 5 bit value for threshold of acc\_thr\_err

### 6.5.25 Fast position acceleration boundary

The MAXACC register allows setting an acceleration threshold for a given application. This threshold is used by the fast position estimator to clamp the acceleration of the estimated position during communication or sensor failures of the fast position channel.

### Register 39h: Fast position acceleration boundary

| W-1   | W-1  | W-1  | W-1  | W-1  | W-1  | W-1  | W-1   |
|-------|------|------|------|------|------|------|-------|
| RES1  | RES0 | MNT5 | MNT4 | MNT3 | MNT2 | MNT1 | MNTO  |
| Bit 7 |      |      |      |      |      |      | Bit 0 |

Bit 7-6 RES1:RES0: Resolution of fast position acceleration boundary

Bit 5-0 MNT5:MNT0: Mantissa of fast position acceleration boundary

### 6.5.26 Fast position estimator deviation

The MAXDEV registers return the maximum absolute position deviation while the position estimator is active. The returned 16 bit value has the same format (resolution) as the fast position channel and is clamped to a maximum of 65535 steps (0xFFF). The registers are set to the maximum value 0xFFFF at reset.

These registers also allow setting a deviation threshold value for triggering the output signal  $dev_thr_err$  (see chapter 5.6.3). The threshold value can be written with the same format as the deviation (unsigned 16 bit, same resolution as the fast position channel).

### **Register 3Ah:** Fast position estimator deviation high byte

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-------|-------|-------|-------|
| DEV15  | DEV14 | DEV13 | DEV12 | DEV11 | DEV10 | DEV09 | DEV08 |
| Bit 15 |       |       |       |       |       |       | Bit 8 |

### **Register 3Bh:** Fast position estimator deviation low byte

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| DEV07 | DEV06 | DEV05 | DEV04 | DEV03 | DEV02 | DEV01 | DEV00 |
| Bit 7 |       |       |       |       |       |       | Bit 0 |

### Bit 15-0 DEV15:DEV00: Position deviation/Deviation threshold

Read: 16 bit value of position deviation

Write: 16 bit value for deviation threshold for dev\_thr\_err

### 6.5.27 Safe System control

The system control register  $SAFE\_CTRL$  contains two control bits of the DSL Master available for the safety related application.

### Register 35h: Safe System control

| R/W-0 | R/W-0 | X-0 | X-0 | X-0 | X-0 | X-0 | X-0   |
|-------|-------|-----|-----|-----|-----|-----|-------|
| PRST  | MRST  |     |     |     |     |     |       |
| Bit 7 |       |     |     |     |     |     | Bit 0 |

### Bit 7 PRST: Protocol reset

1 = A forced reset of the protocol status will be initiated. If the bit is deleted, a restart of the connection is triggered.

0 = Normal protocol action

### Bit 6 MRST: Messages reset

1 = The Parameters Channel is reset. Current short and long messages are discarded.

0 = Normal Parameters Channel action

Bit 5-0 Not implemented: Read as "0".

### 6.5.28 Safe Events

The EVENT\_S registers contain the message Quality monitoring bits for all warning and error modes of the DSL system.

All messaging bits are set by the DSL Master if a corresponding status is determined.

The following bit description lists the effects of warning and error conditions as well as the reactions to errors that must be installed in the safety related application.

An event bit that has been set is not reset by the DSL Master. The safety related application must delete bits that have been set.

Both edge and level-sensitive flags are present in the EVENT\_S register. Edge-sensitive bits are set when the corresponding status arises. They are only set again if the corresponding status disappears and then arises once more. This is the standard action. The level-sensitive bits set a bit as long as the corresponding status exists.

### 

It should be noted that all event register bits are also transferred to Online Status 1 (see chapter 6.3). The event bits are not static there and contain the actual status of each individual event.

### Register 3Dh: High Byte Safe events

| R-0   | R/C-0 | R/C-0 | R/C-0 | R/C-1 | R/C-0 | R/C-0 | R/C-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| SINT  | SSUM  | SCE   | VPOS  | QMLW  | PRST  | MIN   | FRES  |
| Bit 7 |       |       |       |       |       |       | Bit 0 |

### Bit 7 SINT: Safe Interrupt status

This bit reflects the status of the interrupt\_s signal (see chapter 5.5.3).

### Bit 6 SSUM: Remote event monitoring

1 = The DSL Slave has signaled an event.

0 = All DSL Slave events are deleted.

**SSUM** When the bit is set, an error or a warning has been transmitted from the DSL Slave. The safety related application must check the SAFE\_SUM register (see chapter 6.5.14) to obtain a detailed description. This bit is level sensitive.

### Bit 5 SCE: Error on the Safe Channel

1 = Data consistency error on the Safe Channel.

0 = Safe Channel data was correctly transmitted.

This error usually indicates a transmission error on the DSL connection. If this error occurs frequently, the wiring of the DSL connection should be checked. If this error occurs continuously, there is probably an error in the motor feedback system. This error affects quality monitoring and produces the **QMLW** warning or a protocol reset.

# CAUTION

When this error occurs, the last valid value of the safe position is retained (see chapter 6.5.15). Only if a fresh value has been transmitted will the safe position be updated and correspond to the actual position of the motor feedback system. The fast position is not affected by this.

### Bit 4 VPOS: Safe position error

- 1 = Sensor error
- 0 = The safe position is correct.

This error usually indicates an encoder sensor error. If this error occurs continuously, there is probably an error in the motor feedback system.



When this error occurs, the error value FD FD FD FD FD FD his displayed instead of the safe and fast position

Bit 3 QMLW: Quality monitoring low value warning

- 1 = Quality monitoring value (see register 03h) below "14"
- 0 = Quality monitoring value greater than or equal to "14"

This warning indicates that a transmission error occurred (see table 24). If this error occurs frequently, the wiring of the DSL connection should be checked (also see chapter 6.5.3).

Bit 2 PRST: Protocol reset warning

1 = The forced protocol reset was triggered.

0 = Normal protocol action

This error message indicates that the protocol connection to the DSL Slave has been re-initialized. This error message can be caused by a frequency inverter application request (**PRST** bit in SYS\_CTRL), a safety related application request (**PRST** bit in SAFE CTRL), generated by the DSL Master itself, or activated via the rst input.

The DSL Master causes a protocol reset if too many transmission errors indicate a connection problem (see chapter 6.5.3). A protocol reset causes a re-synchronization with the DSL Slave that can improve the connection quality.

Bit 1 MIN: Message init

1 = An acknowledgment was received from the Slave for the initialization of a message.

0 = No acknowledgment for the initialization received.

When this warning is displayed, the Parameters Channel is still in the initialization status and no "short message" or "long message" can be triggered.

This bit is level sensitive.

Bit 0 FRES: Channel free for "short message"

1 = A "short message" can be sent on the Parameters Channel.

0 = No "short message" can be sent.

If the bit is set, the frequency inverter application can trigger a "short message". Provided no answer has been received from the DSL Slave, this bit remains deleted. As the processing duration of a "long message" in the motor feedback system is not specified, a time limit condition is installed in the DSL Master. If the time limit is exceeded, attempts are made again automatically.

### 6.5.29 Safe Event mask

In the event mask register MASK\_S, events are chosen that can trigger the interrupt\_s signal.

Several events can be masked to trigger an interrupt. In addition, events from the DSL Slave summary can be combined with these events (see chapter 6.5.6).



Figure 17: Interrupt masking

# i NOTE

It should be noted that the **SSUM** bit is an OR connection of all bits of the status summary (SAFE SUM register).

### Register 3Eh: Safe event mask

| X-0   | W-0   | W-0  | X-0   | W-0   | W-0   | W-0  | W-0   |
|-------|-------|------|-------|-------|-------|------|-------|
|       | MSSUM | MSCE | MVPOS | MQMLW | MPRST | MMIN | MFRES |
| Bit 7 |       |      |       |       |       |      | Bit 0 |

### Bit 7 Not implemented: Read as "0".

Bit 6 MSSUM: Mask for remote event monitoring

1 = DSL Slave events that are set in the <code>SAFE\_SUM</code> register set the <code>interrupt\_s</code> signal.

0 = DSL Slave events that are set in the SAFE\_SUM register do not set the interrupt\_s signal.

### Bit 5 MSCE: Mask for transmission errors on the Safe Channel

1 = A transmission error on the Safe Channel sets the interrupt\_s signal.

0 = A transmission error on the Safe Channel does not set the interrupt s signal.

- Bit 4 MVPOS: Mask for safe position error
  - 1 = An error in the safe position sets the interrupt\_s signal.
  - 0 = An error in the safe position does not set the interrupt\_s signal.
- Bit 3 MQMLW: Mask for low quality monitoring value warning

1 = A low quality monitoring value (see registers 03h and 05h) sets the  $interrupt_s$  signal.

0 = A low quality monitoring value does not set the interrupt s signal.

Bit 2 MPRST: Mask for protocol reset warning

1 = A protocol reset sets the interrupt\_s signal.

0 = A protocol reset does not set the interrupt s signal.

Bit 1 MMIN: Mask for message initialization confirmation

1 = The acknowledgment for the initialization of a DSL Slave message sets the interrupt\_s signal.

0 = The acknowledgment for the initialization of a DSL Slave message does not set the interrupt\_s signal.

Bit 0 MFRES: Mask for "channel free for "short message""

1 = If a "short message" can be sent on the Parameters Channel, the interrupt\_s signal is set.

0 = If a "short message" can be sent on the Parameters Channel, the interrupt\_s signal is not set.

## 6.6 DSL Master secondary function register

These registers in the DSL Master IP Core are used for protocol logic access to Safe Channel 2 position values. table 29 contains a list of all registers corresponding to Safe Channel 2.

| Addr | Designation | Bit 7   | Bit 6                            | Bit 5   | Bit 4     | Bit 3  | Bit 2 | Bit 1 | Bit O     | Value at<br>reset |
|------|-------------|---------|----------------------------------|---------|-----------|--------|-------|-------|-----------|-------------------|
| 0Bh  | VERSION     | Coding  |                                  | IP core | e versio  | on num | ber   |       |           | 0101 0111         |
| 0Fh  | ENC2 ID     | ENC2_   | D7:0                             |         |           |        |       |       |           | 0000 0000         |
| 18h  | STATUS2     | Status  | Channe                           | 12      |           |        |       |       |           | 0000 0000         |
| 19h  | VPOS24      | Safe po | Safe position, Channel 2, byte 4 |         |           |        |       |       | 0000 0000 |                   |
| 1Ah  | VPOS23      | Safe po | sition,                          | Channe  | el 2, byt | e 3    |       |       |           | 0000 0000         |
| 1Bh  | VPOS22      | Safe po | sition,                          | Channe  | el 2, byt | e 2    |       |       |           | 0000 0000         |
| 1Ch  | VPOS21      | Safe po | sition,                          | Channe  | el 2, byt | e 1    |       |       |           | 0000 0000         |
| 1Dh  | VPOS20      | Safe po | sition,                          | Channe  | el 2, byt | e 0    |       |       |           | 0000 0000         |
| 1Eh  | VPOSCRC2_H  | Safe po | Safe position, CRC 2, byte 1     |         |           |        |       |       | 0000 0000 |                   |
| 1Fh  | VPOSCRC2_L  | Safe po | Safe position, CRC 2, byte 0     |         |           |        |       |       | 0000 0000 |                   |
| 3Fh  | DUMMY2      | No data | a                                |         |           |        |       |       |           |                   |

Table 29: Description of the registers in DSL Master, Safe Channel 2

### 6.6.1 Version in Safe Channel 2

The VERSION register in Safe Channel 2 is identical to the VERSION register in the Drive and Safe Channel 1 interfaces (see chapter 6.5.9).

### 6.6.2 Encoder ID in Safe Channel 2

The ENC2\_ID register for the ID of the encoder in Safe Channel 2 contains the designation code for the secondary channel of the DSL encoder.

The contents of ENC2\_ID are defined during the actual installation of the motor feedback system and can be found in the corresponding data sheet.

The register is write protected.

### Register OFh: Encoder ID in Safe Channel 2

| R-0         | R-0           | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 |  |  |  |
|-------------|---------------|-----|-----|-----|-----|-----|-----|--|--|--|
|             | ENC2_ID [7:0] |     |     |     |     |     |     |  |  |  |
| Bit 7 Bit 0 |               |     |     |     |     |     |     |  |  |  |

### Bit 7-0 ENC2\_ID: Designation of the secondary channel

02h/22h: SIL2 arrangement. The same position data is transmitted to the secondary channel as to the primary channel.

03h/33h: SIL3 arrangement. Position data is transmitted to the secondary channel that originates from the secondary sensor in the HIPERFACE DSL<sup>®</sup> motor feedback system.

### 6.6.3 Safe Channel 2 status

The STATUS2 status register contains the status information for Safe Channel 2 of the HIPERFACE DSL<sup>®</sup> motor feedback system. A summary of the contents is also available in the **SUM2** bit of Online Status 2 (see chapter 6.3).



### CAUTION

All fault indications in the STATUS2 register are potentially critical and safety-related. Suitable measures must be installed in the user application

### Register 18h: Status of Safe Channel 2

| R-0   | R-0   | R-0  | R-0  | R-0 | R-0 | R-0 | R-0   |  |
|-------|-------|------|------|-----|-----|-----|-------|--|
| TOG2  | TEST2 | ERR2 | FIX2 |     |     |     |       |  |
| Bit 7 |       |      |      |     |     |     | Bit 0 |  |

### Bit 7 TOG2: Safe Channel 2 toggle bit

For successive position transmissions on Safe Channel 2, **TOG2** must always toggle between "0" and "1". The starting value for **TOG2** is "0". If the toggle bit does not change its value, it is probable that a transmission error occurred and the transmitted absolute value for Safe Channel 2 is invalid. **Suitable measures must be installed in the user application**.

### Bit 6 TEST2: Safe Channel 2 has just been tested

**TEST2** is set if a test is carried out during the currently available Safe Channel 2 status and position values.

**TEST2** can only be valid if the user application has previously requested a test (see chapter 6.7.4).

Corresponding error indications for **TEST2** are either the **ERR2** bit or a discrepancy between the position and the CRC of Safe Channel 2.

Bit 5 ERR2: Safe Channel 2, position error

1 = The last safe position received in Safe Channel 2 is invalid. **Suitable measures must be installed in the user application.** 

0 = The last safe position received in Safe Channel 2 is correct.

Bit 4-0 FIX2: Safe Channel 2, fixed bit pattern

**FIX2** is a fixed bit pattern for each SPI transaction that indicates errors arising in the SPI interface due to unchanged bit values. The standard value of the fixed bit pattern is "11100". All other values indicate an error on Safe Channel 2 of the DSL system. **Suitable measures must be installed in the user application**.

### 6.6.4 Safe position, Channel 2

The VPOS2 registers for the Safe Channel 2 safe position contain the position value from the secondary channel of the motor feedback system connected. This safe position is transmitted in every eighth protocol frame if the validity of the data transfer has been checked.

The safe position is not synchronized with the most recent sync signal but to the (user or internally generated) sync signal of one of the last 8 protocol frames.

Only those VPOS2 bits are relevant that lie within the range that the motor feedback system has actually measured. Also, typically channel 2 has a lower resolution than channel 1. The operating manual and data sheet of the product specify the resolution of each channel.

### NOTE i

The VPOS2 position is given as a complementary value to VPOS from the safe position in Safe Channel 1. If the motor feedback system in Safe Channel 1 and 2 provides different resolutions, the position values only agree for the higher value bits.

The units of the position value are [steps].

These registers are write protected.

**Register 19h:** 

# Safe position, Channel 2, byte 4

| R-0         R-0         R-0         R-0         R-0         R-0         R-0 |                                  |  |  |  |  |  |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------|----------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
|                                                                             | Safe position, Channel 2, byte 4 |  |  |  |  |  |  |  |  |  |  |  |  |
| Bit 39 Bit 32                                                               |                                  |  |  |  |  |  |  |  |  |  |  |  |  |

#### **Register 1Ah:** Safe position, Channel 2, byte 3

| R-0           | R-0         R-0         R-0         R-0         R-0         R-0         R-0 |      |             |              |       |  |  |  |  |  |  |  |  |
|---------------|-----------------------------------------------------------------------------|------|-------------|--------------|-------|--|--|--|--|--|--|--|--|
|               |                                                                             | Safe | position, C | hannel 2, by | /te 3 |  |  |  |  |  |  |  |  |
| Bit 31 Bit 24 |                                                                             |      |             |              |       |  |  |  |  |  |  |  |  |

#### Register 1Bh: Safe position, Channel 2, byte 2

| R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0 |               |      |             |              |       |  |  |  |  |  |  |  |
|---------------------------------|---------------|------|-------------|--------------|-------|--|--|--|--|--|--|--|
|                                 |               | Safe | position, C | hannel 2, by | /te 2 |  |  |  |  |  |  |  |
| Bit 23                          | Bit 23 Bit 16 |      |             |              |       |  |  |  |  |  |  |  |

#### Register 1Ch: Safe position, Channel 2, byte 1

| R-0         R-0         R-0         R-0         R-0         R-0         R-0 |              |      |               |              |       |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------|--------------|------|---------------|--------------|-------|--|--|--|--|--|--|--|
|                                                                             |              | Safe | e position, C | hannel 2, by | /te 1 |  |  |  |  |  |  |  |
| Bit 15                                                                      | Bit 15 Bit 8 |      |               |              |       |  |  |  |  |  |  |  |

#### Register 1Dh: Safe position, Channel 2, byte 0

| R-0 R-0 R-0 R-0 R-0 R-0 R-0 |                                  |  |  |  |  |  |  |  |  |  |  |  |  |
|-----------------------------|----------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|
|                             | Safe position, Channel 2, byte 0 |  |  |  |  |  |  |  |  |  |  |  |  |
| Bit 7 Bit                   |                                  |  |  |  |  |  |  |  |  |  |  |  |  |

### Bit 39-0

### Safe position, Channel 2, byte 4/3/2/1/0:

Position value at motor feedback system Safe Channel 2 (length: 40 bits), transmitted as an absolute value complement.

#### 6.6.5 Position checksum, Channel 2

The POSCRC2 registers for the position checksum in Safe Channel 2 contain the CRC checksum for the safe position VPOS2 (see chapter 6.6.4).

The CRC is checked in the DSL MasterIP Core. In order to guarantee, in a safety related application, that the CRC machine in the IP Core is functioning, these registers can be checked with an external cross check in the diagnostics test interval. This interval is described in the section about safety implementation (see the HIPERFACE DSL® Safety Implementation Manual).

The CRC is generated with the following CRC parameters:

Table 30: POSCRC parameters

| Parameter                      | Value                                                                                         |
|--------------------------------|-----------------------------------------------------------------------------------------------|
| CRC sequence                   | 16 Bit                                                                                        |
| CRC polynomial                 | C86Ch $(x^{16} + x^{15} + x^{12} + x^7 + x^6 + x^4 + x^3 + 1)$<br>Normal representation 90D9h |
| Starting value                 | 0000h                                                                                         |
| Closing XOR value              | 00FFh                                                                                         |
| Reverse data bytes             | No                                                                                            |
| Reverse CRC before closing XOR | No                                                                                            |

The sequence of the bytes to calculate the CRC is shown in the following figure:

|  | STATUS2 | VPOS2[39:32] | VPOS2[31:24] | VPOS2[23:16] | VPOS2[15:8] | VPOS2[7:0] |
|--|---------|--------------|--------------|--------------|-------------|------------|
|--|---------|--------------|--------------|--------------|-------------|------------|

Figure 18: Sequence of the bytes to calculate the CRC

### **Register 1Eh:** CRC of the safe position, byte 1

| R-0          |                                    |  |  |  |  |  |  |  |  |  |  |  |
|--------------|------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
|              | CRC of the safe position 2, byte 1 |  |  |  |  |  |  |  |  |  |  |  |
| Bit 15 Bit 8 |                                    |  |  |  |  |  |  |  |  |  |  |  |

### Register 1Fh: CRC of the safe position, byte 0

| R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0 |             |     |               |               |       |  |  |  |  |  |  |  |
|-------------------------------------|-------------|-----|---------------|---------------|-------|--|--|--|--|--|--|--|
|                                     |             | CRC | of the safe p | position 2, b | yte 0 |  |  |  |  |  |  |  |
| Bit 7                               | Bit 7 Bit 0 |     |               |               |       |  |  |  |  |  |  |  |

### Bit 15-0 CRC of the safe position 2:

16 bit CRC checksum (CRC 16) of the safe position and status summary in Safe Channel 2.

### 6.7 Function register for the DSL Slave

The remote registers of the DSL Slave (encoder) are mirrored in the DSL Master under the addresses 40h to 7Fh. These registers are accessible using "short message" transactions (see chapter 7.6.1).

All registers described in this chapter are accessible by the Safe 1 interface only. The only exceptions are the mirror status bytes, which are only accessible by the drive interface.

# i NOTE

It should be noted that the DSL Slave register can only be accessed one at a time. When the parallel bus interface block (16bit, EMIFA) is used, two subsequent (8biteach) accesses must be avoided. The register addressing must be generated as specified in table table 223, accessing as well the "single byte" as specified in table 229.

# i NOTE

The registers 60h to 67h are mirror registers of 40h to 47h. These are only available for drive interface and will not trigger short messages. For more information please see chapter 6.7.2.

The minimum number of remote registers present in the DSL Slave is set out in table 31. For real DSL Slave installations, more remote registers can be installed than are set out in the table.

Table 31: Remote slave register

| 16 bit<br>adress<br>big-<br>endian | 16 bit<br>adress<br>little-<br>endian | Address | Desig-<br>nation | Bit 7   | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit O | Value at<br>reset |
|------------------------------------|---------------------------------------|---------|------------------|---------|-------|-------|-------|-------|--------|-------|-------|-------------------|
| 40h<br>(15:8)                      | 40h<br>(7:0)                          | 40h     | ENC_ST<br>0      | ST07    | ST06  | ST05  | ST04  | ST03  | ST02   | ST01  | ST00  | 0000<br>0000      |
| 40h<br>(7:0)                       | 40h<br>(15:8)                         | 41h     | ENC_ST<br>1      | ST17    | ST16  | ST15  | ST14  | ST13  | ST12   | ST11  | ST10  | 0000<br>0000      |
| 42h<br>(15:8)                      | 42h<br>(7:0)                          | 42h     | ENC_ST<br>2      | ST27    | ST26  | ST25  | ST24  | ST23  | ST22   | ST21  | ST20  | 0000<br>0000      |
| 42h<br>(7:0)                       | 42h<br>(15:8)                         | 43h     | ENC_ST<br>3      | ST37    | ST36  | ST35  | ST34  | ST33  | ST32   | ST31  | ST30  | 0000<br>0000      |
| 44h<br>(15:8)                      | 44h<br>(7:0)                          | 44h     | ENC_ST<br>4      | ST47    | ST46  | ST45  | ST44  | ST43  | ST42   | ST41  | ST40  | 0000<br>0000      |
| 44h<br>(7:0)                       | 44h<br>(15:8)                         | 45h     | ENC_ST<br>5      | ST57    | ST56  | ST55  | ST54  | ST53  | ST52   | ST51  | ST50  | 0000<br>0000      |
| 46h<br>(15:8)                      | 46h<br>(7:0)                          | 46h     | ENC_ST<br>6      | ST67    | ST66  | ST65  | ST64  | ST63  | ST62   | ST61  | ST60  | 0000<br>0000      |
| 46h<br>(7:0)                       | 46h<br>(15:8)                         | 47h     | ENC_ST<br>7      | ST77    | ST76  | ST75  | ST74  | ST73  | ST72   | ST71  | ST70  | 0000<br>0000      |
| 60h*<br>(15:8)                     | 60h*<br>(7:0)                         | 60h*    | MIR_ST<br>0      | ST07    | ST06  | ST05  | ST04  | ST03  | ST02   | ST01  | ST00  | 0000<br>0000      |
| 60h*(7:<br>0)                      | 60h*(1<br>5:8)                        | 61h*    | MIR_ST<br>1      | ST17    | ST16  | ST15  | ST14  | ST13  | ST12   | ST11  | ST10  | 0000<br>0000      |
| 62h*(1<br>5:8)                     | 62h*(7:<br>0)                         | 62h*    | MIR_ST<br>2      | ST27    | ST26  | ST25  | ST24  | ST23  | ST22   | ST21  | ST20  | 0000<br>0000      |
| 62h*(7:<br>0)                      | 62h*(1<br>5:8)                        | 63h*    | MIR_ST<br>3      | ST37    | ST36  | ST35  | ST34  | ST33  | ST32   | ST31  | ST30  | 0000<br>0000      |
| 64h*(1<br>5:8)                     | 64h*(7:<br>0)                         | 64h*    | MIR_ST<br>4      | ST47    | ST46  | ST45  | ST44  | ST43  | ST42   | ST41  | ST40  | 0000<br>0000      |
| 64h*(7:<br>0)                      | 64h*(1<br>5:8)                        | 65h*    | MIR_ST<br>5      | ST57    | ST56  | ST55  | ST54  | ST53  | ST52   | ST51  | ST50  | 0000<br>0000      |
| 66h*(1<br>5:8)                     | 66h*(7:<br>0)                         | 66h*    | MIR_ST<br>6      | ST67    | ST66  | ST65  | ST64  | ST63  | ST62   | ST61  | ST60  | 0000<br>0000      |
| 66h*(7:<br>0)                      | 66h*(1<br>5:8)                        | 67h*    | MIR_ST<br>7      | ST77    | ST76  | ST75  | ST74  | ST73  | ST72   | ST71  | ST70  | 0000<br>0000      |
| 7Ch<br>(15:8)                      | 7Ch<br>(7:0)                          | 7Ch     | SRSSI            | -       | -     | -     | -     | -     | SRSSI2 | :0    |       | 000               |
| 7Eh<br>(15:8)                      | 7Eh<br>(7:0)                          | 7Eh     | MAIL             | Slave-M | lail  |       |       |       |        |       |       | 0000<br>0000      |

| 16 bit<br>adress<br>big-<br>endian | 16 bit<br>adress<br>little-<br>endian | Address | Desig-<br>nation | Bit 7    | Bit 6           | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit O | Value at<br>reset |
|------------------------------------|---------------------------------------|---------|------------------|----------|-----------------|-------|-------|-------|-------|-------|-------|-------------------|
| 7Eh<br>(7:0)                       | 7Eh<br>(15:8)                         | 7Fh     | PING             | Slave-Pi | ng <sup>1</sup> |       |       |       |       |       |       | 0000<br>0000      |

<sup>1</sup> After a protocol reset, the PING register contains the slave interface version (see chapter 6.7).

\* These are not real encoder registers but mirror registers inside the IP Core (see chapter 6.7.2).

### 6.7.1 Encoder status

The  $\tt ENC\_ST$  encoder status registers contain all slave system errors, events and warnings from the DSL encoder.

The allocation between the individual bits and the slave system statuses is determined when the DSL Slave is installed and set out in the associated data sheet. The general application of the status register follows the list in chapter 7.7.3.

### 

It should be noted that all bits of an encoder status register are OR linked and mirror bits in the SAFE\_SUM DSL Master register (36h) (see figure 16). In this way the appropriate groups can react rapidly to slave statuses.

### 

Bits in the encoder status register can only be set by the DSL Slave and only deleted by the frequency inverter application (acknowledgment).

### Table 32: Encoder status and summary register

| Encoder status | SAFE_SUM bit (DSL Master 36h) |
|----------------|-------------------------------|
| ENC_ST0 (40h)  | SSUMO                         |
| ENC_ST1 (41h)  | SSUM1                         |
| ENC_ST2 (42h)  | SSUM2                         |
| ENC_ST3 (43h)  | SSUM3                         |
| ENC_ST4 (44h)  | SSUM4                         |
| ENC_ST5 (45h)  | SSUM5                         |
| ENC_ST6 (46h)  | SSUM6                         |
| ENC_ST7 (47h)  | SSUM7                         |

### Register 40h: Encoder status, byte 0

| R/C-0          | R/C-0       | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |  |  |
|----------------|-------------|-------|-------|-------|-------|-------|-------|--|--|--|
| Encoder status |             |       |       |       |       |       |       |  |  |  |
| Bit 7          | Bit 7 Bit 0 |       |       |       |       |       |       |  |  |  |

### Register 41h:

### Encoder status, byte 1

| R/C-0          | R/C-0        | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |  |  |
|----------------|--------------|-------|-------|-------|-------|-------|-------|--|--|--|
| Encoder status |              |       |       |       |       |       |       |  |  |  |
| Bit 15         | Bit 15 Bit 8 |       |       |       |       |       |       |  |  |  |

Register 42h:

Encoder status, byte 2

| R/C-0 R/C-0 R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |
|-------------------|-------|-------|-------|-------|-------|
|-------------------|-------|-------|-------|-------|-------|

| Encoder status |  |  |  |  |  |  |        |
|----------------|--|--|--|--|--|--|--------|
| Bit 23         |  |  |  |  |  |  | Bit 16 |

Register 43h: Encoder status, byte 3

| R/C-0  | R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |  |  |
|--------|----------------|-------|-------|-------|-------|-------|-------|--|--|--|
|        | Encoder status |       |       |       |       |       |       |  |  |  |
| Bit 31 | Bit 31 Bit 24  |       |       |       |       |       |       |  |  |  |

**Register 44h:** Encoder status, byte 4

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| Encoder status |       |       |       |       |       |       |       |  |
| Bit 39 Bit 32  |       |       |       |       |       |       |       |  |

Register 45h:

### Encoder status, byte 5

| R/C-0          | R/C-0         | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |  |  |
|----------------|---------------|-------|-------|-------|-------|-------|-------|--|--|--|
| Encoder status |               |       |       |       |       |       |       |  |  |  |
| Bit 47         | Bit 47 Bit 40 |       |       |       |       |       |       |  |  |  |

### Register 46h: Encoder status, byte 6

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| Encoder status |       |       |       |       |       |       |       |  |
| Bit 55 Bit 48  |       |       |       |       |       |       |       |  |

### Register 47h: Encoder status, byte 7

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| Encoder status |       |       |       |       |       |       |       |  |  |
| Bit 63 Bit 56  |       |       |       |       |       |       |       |  |  |

### Bit 63-0 Encoder status

The individual bits indicate different errors, events and warnings. The meaning of each individual bit is determined by the particular DSL Slave installation. Generally the specification in chapter 7.7.3 applies.

1 = Error, event or warning status.

0 = Encoder in normal status.

### 6.7.2 Mirror status

The MIR\_ST encoder status registers contain all slave system errors, events and warnings from the DSL encoder stored in the IP-Core for the frequency inverter application. This way, the information can be accessed via drive interface without blocking the short message channel.

The allocation between the individual bits and the slave system statuses is determined when the DSL Slave is installed and set out in the associated data sheet. The general application of the status register follows the list in table 49. MIR\_STx registers (x=0..7) are updated only when a read Short Message is initiated on the corresponding remote status register ENC\_STx and the response is read from s\_PC\_DATA. Trigger for updating the MIR\_STx in the IP-Core, is reading s\_PC\_DATA.Background: initiating a Short Message saves the index of the register, but reading s\_PC\_DATA triggers the actual copy

of register content to the corresponding MIR\_STX. Example: 1) Read Short Message on ENC\_ST0 2) Read S\_PC\_DATA 3) Read access on MIR\_ST0 and read PC\_DATA content -ENC\_ST0 content is mirrored to Drive Interface successfully.

### 

It should be noted that all bits of an encoder status register are OR linked and mirror bits in the MIR SUM DSL Master register (18h) (see figure 16 in chapter 6.5.14).

### 

Acknowledgement of  $\tt MIR\_STx$  and  $\tt ENC\_STx$  registers are not connected, they have to be acknowledged independently.

Table 33: Mirror status and summary register

| Mirror status | MIR_SUM bit (DSL Master 18h) |
|---------------|------------------------------|
| MIR_ST0 (60h) | SUMO                         |
| MIR_ST1 (61h) | SUM1                         |
| MIR_ST2 (62h) | SUM2                         |
| MIR_ST3 (63h) | SUM3                         |
| MIR_ST4 (64h) | SUM4                         |
| MIR_ST5 (65h) | SUM5                         |
| MIR_ST6 (66h) | SUM6                         |
| MIR_ST7 (67h) | SUM7                         |

### Register 60h: Mirror status, byte 0

| R/C-0          | R/C-0       | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |  |  |
|----------------|-------------|-------|-------|-------|-------|-------|-------|--|--|--|
| Encoder status |             |       |       |       |       |       |       |  |  |  |
| Bit 7          | Bit 7 Bit 0 |       |       |       |       |       |       |  |  |  |

### Register 61h: Mirror status, byte 1

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| Encoder status |       |       |       |       |       |       |       |  |
| Bit 15 Bit 8   |       |       |       |       |       |       |       |  |

### Register 62h: Mirror status, byte 2

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| Encoder status |       |       |       |       |       |       |       |  |
| Bit 23 Bit 16  |       |       |       |       |       |       |       |  |

### Register 63h: Mirror status, byte 3

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| Encoder status |       |       |       |       |       |       |       |  |
| Bit 31 Bit 24  |       |       |       |       |       |       |       |  |

### Register 64h: Mirror status, byte 4

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |
|----------------|-------|-------|-------|-------|-------|-------|-------|--|
| Encoder status |       |       |       |       |       |       |       |  |
| Bit 39 Bit 32  |       |       |       |       |       |       |       |  |

#### **Register 65h:** Mirror status, byte 5

| R/C-0 R/C-0 R/C-0 |                | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |  |  |
|-------------------|----------------|-------|-------|-------|-------|-------|--|--|
|                   | Encoder status |       |       |       |       |       |  |  |
| Bit 47 Bit 4      |                |       |       |       |       |       |  |  |

#### Register 66h: Mirror status, byte 6

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 |
|----------------|-------|-------|-------|-------|-------|-------|-------|
| Encoder status |       |       |       |       |       |       |       |
| Bit 55 Bit 48  |       |       |       |       |       |       |       |

#### Register 67h: Mirror

# Mirror status, byte 7

| R/C-0          | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0 | R/C-0  |
|----------------|-------|-------|-------|-------|-------|-------|--------|
| Encoder status |       |       |       |       |       |       |        |
| Bit 63         |       |       |       |       |       |       | Bit 56 |

Bit 63-0

#### Mirror status

The individual bits indicate different errors, events and warnings. The meaning of each individual bit is determined by the particular DSL Slave installation. Generally, the specification in chapter applies.

1 = Error, event or warning status.

0 = Encoder in normal status.

#### 6.7.3 Slave RSSI

The SRSSI register for indicating the received signal strength at the slave (Slave Received Signal Strength Indicator, RSSI) provides an indication of the strength of the signal arriving at the slave.

The value of the register is only updated from frame to frame if the measurement result deteriorates. After a read access to this register, the register is reset to the value "7" (maximum signal strength).

The register is write protected.

#### Register 7Ch: Slave RSSI

| X-0   | X-0 | X-0 | X-0 | X-0 | R-0 | R-0 | R-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
|       |     |     |     |     |     |     |       |
| Bit 7 |     |     |     |     |     |     | Bit 0 |

Bit 7-3 Not implemented: Read as "0".

#### Bit 2-0 Value of the Slave RSSI

The values for the Slave RSSI range from "0" (poorest signal strength) to "7" (best signal strength).

#### 6.7.4 Slave-Mail

The MAIL multi-purpose register of the slave is used for fast communication with the DSL motor feedback system processor. The content of the slave mail register is transmitted to the encoder processor by the most rapid route possible.

The slave mail register is used for the transmission of test messages to the DSL motor feedback system. The correct use of the register in safety-related applicationsis described in chapter 8).

#### Register 7Eh: Slave Mail

| W-0 W-0 W-0 |             | W-0 | W-0 | W-0 | W-0 | W-0 |  |  |  |
|-------------|-------------|-----|-----|-----|-----|-----|--|--|--|
|             | Slave-Mail  |     |     |     |     |     |  |  |  |
| Bit 7       | Bit 7 Bit 0 |     |     |     |     |     |  |  |  |

### Bit 7-0 Slave-Mail

8 bit slave mail data for multiple applications.

#### 6.7.5 Slave-Ping

The PING register of the slave is used to carry out connection tests on behalf of the DSL Slave. The register can be written to and read externally, without this affecting the DSL interface.

On start-up, the register is initialized with the DSL Slave interface hardware version.

# i NOTE

This register can also be used for multi axis implementation. For more information please see chapter 8.6.8.

#### Register 7Fh: Slave-Ping

| R/W-0 R/W-0 R/W-0 |  | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|-------------------|--|-------|-------|-------|-------|-------|--|
| Slave-Ping        |  |       |       |       |       |       |  |
| Bit 7 Bit 0       |  |       |       |       |       |       |  |

### Bit 7-0 Slave-Ping

8 bit hardware version of the DSL encoder at start-up. On first reading, the Ping value of the slave can be used as a connection test on behalf of the slave.

# 7 Central functions

In this chapter, access to the central sensor functionality via interfaces and registers is described.

# 7.1 System start

As soon as the motor feedback system is supplied with power, a forced reset ensures that a defined system start status is produced in the DSL Master IP Core.

figure 19 shows the status table for system start.



Figure 19: Status table for DSL system start.

Individual conditions are described in table 34.

| Table 34: Conditions at DSL | system start |
|-----------------------------|--------------|
|-----------------------------|--------------|

| Status              | Prerequisite                                                             | Indication                                    |  |  |  |  |  |  |  |
|---------------------|--------------------------------------------------------------------------|-----------------------------------------------|--|--|--|--|--|--|--|
| DSL Master start    | Switching on supply volt-<br>age.<br>Reset process (Duration:<br>500 ms) | Communication via drive interface is possible |  |  |  |  |  |  |  |
| DSL synchronization | OEN = 1<br>(SYS_CTRL register)                                           | None                                          |  |  |  |  |  |  |  |

| Status                                                 | Prerequisite                                                          | Indication                                                           |
|--------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------|
| Synchronization error                                  | Time overrun (max. after<br>5 ms) during the DSL syn-<br>chronization | LINK = 0<br>(MASTER_QM register)                                     |
| Free running mode                                      | Successful<br>DSL synchronization                                     | LINK = 1<br>(MASTER_QM register)                                     |
| SYNC mode                                              | ES > 0<br>(SYNC_CTRL register),<br>Cyclic signal to SYNC<br>input     | Synchronous encoder position in the POS0 to POS4 registers           |
| Invalid position External transmissio<br>encoder error |                                                                       | Error bit set in <b>EVENT_H</b> , <b>EVENT_L</b> or in Online Status |
| Protocol reset                                         | Two successive transmis-<br>sion errors                               | PRST = 1<br>(EVENT_H register or Online Status)                      |

# 7.2 System diagnostics

HIPERFACE DSL<sup>®</sup> provides comprehensive system diagnostics in relation to communications quality both during the development of a DSL system as well as during normal operation.

### 7.2.1 System diagnostics during development

During the development of a DSL system, several registers are involved in the diagnostics of correct use and operation. These include:

- Quality monitoring MASTER\_QM
- Edge register EDGES
- Run time register DELAY

After the DSL connection has been activated (**OEN** bit, see chapter 6.5.1), the **LINK** flag in the MASTER\_QM register must be checked for the set value "1". This indicates that the connection to the motor feedback system was successfully established.

If this bit remains deleted for longer than the expected start-up time (see encoder datasheet), there is a fundamental problem in the connection between the frequency inverter and the motor feedback system.

Check whether the encoder is supplied with power.

Using an oscilloscope, also check whether any level changes in the transmission frequency range can be identified over the data cables between the frequency inverter and the encoder.

Using the run time register (see chapter 6.5.8), it is possible to identify whether the DSL signal **cable delay** complies with the specification. The run time is mainly a result of the length of the cable between the frequency inverter and the motor

feedback system. In addition, the selection of the interface drive (RS485 transceiver) has an effect on the signal run time.

The value of the EDGES register (see chapter 6.5.7) indicates how well or badly the DSL Master can sample the communication signal coming from the motor feedback system.

Start the check of the **bit sampling pattern** with the motor switched off. If several bits have been set in the sampling pattern (more than four), the encoder shielding design should be checked. The aim should be that, during interference-free operation, the minimum number of bits is set in the sampling pattern.

In the second step, check the sampling pattern with the motor switched on, preferably in the target application. In such cases a maximum of seven bits may be set in the EDGES register.



### CAUTION

If under certain circumstances, however, eight bits are set in the EDGES register, the operation of the DSL motor feedback system cannot be guaranteed.

#### 7.2.2 System diagnostics during operation

When operating the DSL system, system diagnostics are indicated in the following registers:

- Run time register DELAY
- Quality monitoring MASTER\_QM
- Indication of the received signal strength at the SRSSI slave

The run time register (see chapter 6.5.8) contains the **RSSI** value that lies in the range between "0" and "12". The register indicates the quality of the connection during operation with regard to the signal strength.

The quality monitoring (see chapter 6.5.3) contains the **QM** value that lies in the range between "0" and "15". **QM** indicates the quality of the connection during operation with regard to transmission errors.

For continuous monitoring of the connection quality it is recommended that these two values are polled cyclically.

Event-oriented monitoring is also possible. For this, the event bits **QMLW** and **PRST** must be polled. These bits indicate **QM** sinking below a value of "14" (poor quality) or a broken connection if **QM** has a value of "0". The following table contains the possible conditions:

| Quality monitoring value | QMLW | PRST | Connection status       | LINK |   |
|--------------------------|------|------|-------------------------|------|---|
| 15 to 14                 | 0    | 0    | Good connection quality | 1    |   |
| 13 to 1                  | 1    | 0    | Poor connection quality | 0    | • |
| 0                        | 1    | 1    | Connection broken       | 0    |   |

Table 35: Values for quality monitoring

Frequent errors can indicate that the shielding design of the DSL connection is inadequate or that the cable does not comply with the specification.

The slave RSSI register (see chapter 6.7.3) contains the **SRSSI** value that lies in the range between "0" and "7". **SRSSI** indicates the quality of the run time connection as the signal strength of the data transmitted to the DSL encoder.

# 7.3 Fast position

The fast position and the rotation speed of the encoder shaft are transmitted on the DSL motor feedback system process data channel. These values are the main process values for the drive application control circuit.

HIPERFACE DSL® stores the fast position in the POS0...4 DSL Master registers and the rotation speed in the VEL0...2 registers.

The position is given as a 40 bit value that includes the angle setting ("singleturn" value) and the number of rotations ("multiturn" value). Only the position bits actually measured by the motor feedback system are accessible and are stored in the registers as a right-justified value. The other (higher value) bits are constantly set at "0" (see examples "a" to "c" in figure 20).

The fast position is automatically aligned to the current safe position of the motor feedback system. This mechanism is automatically checked by the DSL Master. For this purpose, the DSL Master compares the fast with the safe position (see chapter 7.4).

# CAUTION

The fast position must not be used for safety functions. This is especially important if the fast position has a higher resolution or accuracy than the safe position.

| Register                                    | POS4                                                     | POS3                                   | POS2                                                 | POS1                                                | POS0                                       |
|---------------------------------------------|----------------------------------------------------------|----------------------------------------|------------------------------------------------------|-----------------------------------------------------|--------------------------------------------|
| (a) Single turn 17 bit                      | 0 0 0 0 0 0 0 0                                          | 0 0 0 0 0 0 0 0                        | 0 0 0 0 0 0 0 0 ST<br>16                             | ST ST ST ST ST ST ST ST ST<br>15 14 13 12 11 10 9 8 | ST ST ST ST ST ST ST ST<br>7 6 5 4 3 2 1 0 |
| (b) Single turn 17 bit<br>Multi turn 12 bit | 0 0 0 0 0 0 0 0                                          | 0 0 0 MT MT MT MT MT MT<br>11 10 9 8 7 | MTMTMTMTMTMTMTST<br>6 5 4 3 2 1 0 16                 | ST ST ST ST ST ST ST ST ST<br>15 14 13 12 11 10 9 8 | ST S   |
| (c) Single turn 23 bit<br>Multi turn 12 bit | 0 0 0 0 0 MT MT MT MT 10 9                               | MTMTMTMTMTMTMTMT<br>8 7 6 5 4 3 2 1    | MT ST ST ST ST ST ST ST ST<br>0 22 21 20 19 18 17 16 | ST ST ST ST ST ST ST ST ST<br>15 14 13 12 11 10 9 8 | ST S   |
|                                             | ST: Single turn bit (Angula<br>MT: Multi turn bit (Numbe |                                        |                                                      |                                                     |                                            |

Figure 20: Position value format

The motor feedback system fast position is sampled and transmitted if the DSL Master receives a SYNC signal. This SYNC signal can be created in two different ways (see chapter 7.3.2 and chapter 7.3.3).

If the encoder detects faults in the fast position sensor or if a transmission fault of the fast position value occurs, the fast position registers POS0...4 and the rotation speed registers VEL0...2 are automatically loaded with estimator values to allow for a ride-through of non-permanent fault conditions. This state is indicated by a non-zero value in the MAXDEV registers and a raised estimator\_on signal and POS flag.

## 7.3.1 Estimator

The estimator is implemented for providing an estimated fast position when the regular process provides wrong or no position at all.

The estimator is turned on because of the following reasons:

- While operating under harsh conditions, sometimes the encoder position cannot be sampled correctly (e. g. mechanical shock). In these cases the encoder will transmit a "position not valid" character instead of a valid position.
- The fast position CRC or the fast position encoding received by the DSL master is wrong (e. g. EMC problems).
- Interrupted link to encoder (missing acceleration data)

In these cases the value in the POS4 ... POSO registers is supplied by an estimator calculation instead of a real transmitted position.

# NOTE

Whenever the estimator is active the <code>estimator\_on</code> signal as well as the POS flags are set to "1". Therefore it is highly recommended to monitor at least one of these flags during operation.

ĭ

As there is no limit how long the estimator is running, the user application has to decide how long the estimated values are accepted. There are two use cases foreseen for the estimator.

In one case the user measures the time of the estimator\_on signal or POS flag being raised to "1". This is the easiest approach to use the estimator and recommended for most applications. No further setup is required.

In the other case the user must define the maximum deviation accepted along with the maximum acceleration of the system. Whenever the estimator uncertainty exceeds the maximum deviation, the dev\_thr\_err signal will be raised to "1". The remainder of this chapter will provide the necessary information to set up these values.

To set the maximum position deviation allowed for the estimator calculation the MAXDEV registers are used (see chapter 6.5.26). The resolution of this value is the same as the resolution of the fast position.

The maximum acceleration needs to be calculated for each individual application. Some margin should also be given to the maximum limit in order to account for noise, inaccuracy and so on.

The maximum absolute value of the acceleration must be written to the MAXACC register in a floating point format (see chapter 6.5.25). The resolution is stored in bits 7 and 6, and a positive integer mantissa on the remaining part of the register. The resulting value can be calculated as follows:

#### $|acc_{\max}| = mantissa \cdot resolution$

Here, mantissa is the value stored in bits 5...0 and resolution is defined as per the following table:

| Bit 7,6 | Resolution |
|---------|------------|
| 00      | 256        |
| 01      | 64         |
| 10      | 16         |
| 11      | 4          |

Table 36: Resolution of fast position acceleration boundary

The  $ACC_{LSB}$  value is the resolution of the DSL fast position channel which can be calculated as:

$$ACC_{LSB} = \frac{2\pi}{2^{Pres} \cdot T_{hframe}^2} [rad/s^2]$$

with Pres as position resolution per turn in number of bits and  $T_{hframe}$  as DSL frame duration in s (see chapter 3)

Example:

If the DSL frame lasts 15.625  $\mu s,$  an 18 bit resolution encoder is used, and a limit of 10.000 rad/s^2 is foreseen:

$$ACC_{LSB} = \frac{2\pi}{2^{18} \cdot (15.625 \cdot 10^{-6})^2} = 98174.77 \ rad/s^2$$

The finest possible resolution for  $ACC_{max}$  is  $ACC_{LSB}/256 = 383.5 \text{ rad/s}^2$ . Accordingly,  $ACC_{max}$  can be set to

$$acc_{max} = 27 \cdot 383.5 \ rad/s^2 = 10355 \ rad/s^2$$

with a setting of 0x1B in the MAXACC register.

Values greater than 24.000 rad  $/s^2$  can be achieved by using different resolutions: on the same system as above, a limit of 30.000 rad  $/s^2$  can be set using ACC<sub>LSB</sub>/64 = 1534 rad  $/s^2$ .

Therefore:

 $acc_{max} = 20 \cdot 1534 \ rad/s^2 = 30680 \ rad/s^2$ 

In this case the data to be written to the MAXACC register would be 0x54.

# i NOTE

When the estimator is turned on and MAXACC and MAXDEV are not configured, dev\_thr\_err signal and DTE flag are set to "1".

#### 7.3.2 Free running mode

In free running mode, the SYNC signal is automatically created by the DSL Master, for which the maximum frame transmission frequency is used (see chapter 4.2.1). The free running mode is the standard DSL Master operating mode at start-up.

This operating mode can also be selected manually, by setting the ES value in the  ${\tt SYNC\_CTRL}$  register to "0".

# NOTE

i

It should be noted that in free running mode, no account is taken of the signals at the SYNC input.

The polling of the position and rotation speed values is explained in figure 21 and figure 22.

| OK                     |   |                      |                      |                  |                  |                  |              |              |  |               |
|------------------------|---|----------------------|----------------------|------------------|------------------|------------------|--------------|--------------|--|---------------|
|                        | • | Online<br>Status MSB | Online<br>Status LSB | POS4             | POS3             | POS2             | POS1         | POS0         |  |               |
|                        |   | Read POS4<br>90h     | Read POS3<br>91h     | Read POS2<br>92h | Read POS1<br>93h | Read POS0<br>94h | Dummy<br>BFh | Dummy<br>BFh |  |               |
| Controller application |   |                      |                      |                  |                  |                  |              |              |  | DSL<br>Master |





Figure 22: Polling of rotation speed registers in free running mode

#### 7.3.3 SYNC mode

In SYNC mode, the DSL Master depends on a prepared cyclic control signal. This control signal triggers position measurements and enables polling of position and rotation speed values synchronously with the control signal. The control signal must be applied to the SYNC input and have the characteristics prescribed for the DSL Master (see chapter 4.2).

The position is available after a set delay in relation to the leading edge of the control signal.

When SYNC mode is used the following points must be noted:

- 1 A correct control signal must be applied at the sync input. The signal must correspond with the specifications for pulse width and cycle time.
- 2 Setting or deleting the **SPOL** bit in the SYS\_CTRL register determines whether the position measurements are to be triggered by the leading of the trailing edge of the control signal. The set latency of the DSL system is measured from this edge.
- 3 The correct **ES** divider must be set in the SYNC\_CTRL register. This divider determines how many position samplings and transmissions will be undertaken for each control signal. Do not change setting of ES divider during start up or operation.



#### CAUTION

The ES divider must be selected so that the cycle time between the two position samplings corresponds to the prescribed range limits (package cycle time) in see table 1. The range limits for the **ES** divider can be calculated as follows:

 $ES \le t_{Sync} / t_{Min}$ 

 $ES \ge t_{Sync} / t_{Max}$ 

The symbols used in the formulae are explained as follows:

Table 37: Symbols used in the formulae

| Symbol | Description                                                             |
|--------|-------------------------------------------------------------------------|
| tSync  | Cycle time of the pulse signal at the SYNC input                        |
| tMin   | Minimum cycle time for the transmission of DSL frames (11.95 $\mu s)$   |
| tMax   | Maximum cycle time for the transmission of DSL frames $(27,00 \ \mu s)$ |

table 38 below contains typical cycle times for the control signal and the valid ranges of **ES** divider values.

| Table | 38: Cycle | times | for SYNC | signals and | valid E | S values |
|-------|-----------|-------|----------|-------------|---------|----------|
|       |           |       |          |             |         |          |

| Frequency of the SYNC signal (kHz) | Cycle time of the SYNC signal (µs) | Minimum value ES | Maximum value ES |
|------------------------------------|------------------------------------|------------------|------------------|
| 2                                  | 500                                | 19               | 41               |
| 4                                  | 250                                | 10               | 20               |
| 6.25                               | 160                                | 6                | 13               |
| 8                                  | 125                                | 5                | 10               |
| 16                                 | 62.5                               | 3                | 5                |
| 40                                 | 25                                 | 1                | 2                |
| 38 to 82                           | 26.3 to 12.2                       | 1                | 1                |

After the sequence described above, SYNC mode is activated. In the specified "start-up time" the protocol is synchronized with the applied sync signal. Following this period, the position value is available with constant latency after the data package has been transmitted (see figure 23).

The time profile of the relevant signals in SYNC mode is shown in the following graphic. This shows the sync signal, the cycle signal generated from the ES divider and the dsl out DSL output signal.



Figure 23: SYNC mode signals

The arrival of a requested fast position is indicated by the POSTX Online Status bits of drive interface (see chapter 6.2).

The position value can be polled via drive interface from the POS0 to POS4 registers of the DSL Master (see chapter 6.5.12).



Figure 24: Polling registers for the fast position in SYNC mode

# NOTE

i

It should be noted that polling of fewer than the five full position registers may be appropriate dependent upon the application. This enables fast reading of the position.

The rotation speed of the motor feedback system can be read in the same way. The rotation speed is also measured and transmitted synchronously with the sync signal. This is explained in figure 25.

| OK                     |                                                                                        |               |
|------------------------|----------------------------------------------------------------------------------------|---------------|
| SYNC                   |                                                                                        | SYNC          |
| POSTX                  | ↓ 10                                                                                   | POSTX         |
|                        | Online     Online     Status MSB     Status LSB     VEL2     VEL1     VEL0             |               |
| Controller application | ReadVEL2     ReadVEL1     ReadVEL0     Dummy       95h     96h     97h     BFh     BFh | DSL<br>Master |

Figure 25: Polling of rotation speed registers in SYNC mode

# 7.4 Safe position, Channel 1

The motor feedback system safe position is transmitted as a complete absolute position. This makes internal validation of the data transfer possible.

The complete transmission is available every eighth protocol frame. Therefore the position values are older than the fast position values received in the same frame.

#### 

The available safety function of a given motor feedback system is in the operating manual and product datasheet. Products might only support safe incremental position, only safe singleturn position, or a multiturn position. The safe position will nevertheless have the same format as the fast position.

The complete transmission is available every eighth protocol frame. Therefore position values are older than the fast position values received in the same frame.

The safe position is stored in the VPOSO...4 registers and can be polled via drive interface (see figure 26).



Figure 26: Polling the safe position

As soon as the DSL master identifies a difference between the transmitted safe position and the integrated fast position, the **POS** error bit is set in the EVENT\_H register (see chapter 7.6).

# 7.5 Safe position, Channel 2

This secondary safe position acts as redundancy for the identification of errors in the DSL motor feedback system.

The Safe Channel 2 position originates from various sources dependent upon the configuration of the DSL motor feedback system (see table 39).

Table 39: Source of the safe position on Channel 2

| DSL encoder safety architecture                                      | Source of the safe position on<br>Channel 2                     | Safe position, Channel 2, resolution   |
|----------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------|
| Category 3, HFT = 0<br>(SIL 2) (one sensor,<br>internal diagnostics) | As Safe Channel 1, different trans-<br>mission of position data | Dependent on the motor feedback system |
| Category 3, HFT = 1<br>(SIL 3) (two sensors)                         | Separate sensor than<br>Safe Channel 1                          | Dependent on separate sensor           |

The resolution of Safe Channel 2 for the safe position may be less than the resolution of Safe Channel 1. Please consult the operating manual and data sheet of the product to learn about supported safety functions, resolution, and accuracy.

**i** NOTE

It should be noted that in this case, the cross check with both safe positions must be limited to a total of higher value position bits given in the product data sheet.



### CAUTION

The cross check of Channel 1 and Channel 2 safe positions is not carried out internally in the DSL Master IP Core. Due to the safety architecture of an FPGA, this check must be performed by electronic components outside the FPGA containing the IP Core.

The complete Safe Channel 2 information is transmitted in every eighth protocol frame and synchronously with Safe Channel 1.

The position value of Safe Channel 2 is stored in the VPOS2 (0 to 4) registers and can be polled via Safe 2 interface (see figure 27).



Figure 27: Polling secondary safe position

## 7.6 Parameters Channel

The HIPERFACE DSL® Parameters Channel is for access to the motor feedback system parameters.

Using two separate access mechanisms, the Parameters Channel distinguishes between two separate data areas:

- Interface information is polled via "short messages".
- Information on the motor feedback system is polled via "long messages".

#### 7.6.1 Short message

Remote (DSL motor feedback system) registers that indicate interface information are mirrored in the DSL Master under register addresses 40h to 7Fh. These remote registers are addressed in the same way as DSL Master registers.

As the values of remote registers are transmitted via the Parameters Channel and hence via the DSL cables, the delay between polling and answer for "short message" transactions depends on the connection cables of the systems in question. Unlike DSL Master registers, the frequency inverter application must wait for the answer to arrive.

Access to the remote registers is only possible through Safe 1 interface. The only exceptions are the registers 60h to 67h, which are mirror registers of 40h to 47h. For more information please see chapter 6.7.2.

Although remote registers are addressed and written in the same way as DSL Master registers, the answer is recorded in special DSL Master registers. For the real remote registers this is  $S_{PC}$ \_DATA (37h), for the mirror registers this is  $PC_{DATA}$  (2Fh).

In the EVENT\_S DSL Master register, **FRES** indicates whether the "short message" channel is busy or whether the answer has reached the DSL Master. Only when **FRES** is active after a short message has been triggered, the answer is available in  $S_{PC}_{DATA}$ . If using an SPI for Safe 1 interface, **FRES** can be evaluated for all SPI operations as the register content is a component of every SPI transmission (bit 0 in **ONLINE STATUS 1**, see chapter 6.7.2).

If reading from a mirror register, the answer is available immediately in  $PC_DATA$ . There is no delay, as this information is stored directly in the IP-Core.

The Parameters Channel can only transmit one "short message" at a time. Several remote registers can only be polled in sequence, i.e. after the previous answer has been received.

#### 

It should be noted that a "short message" can be triggered during a running "long message" transaction (see chapter 7.6.2) and vice versa.

The following figure gives an example of reading from the remote register  $\texttt{ENC}\_\texttt{ST0}$  (40h).



Figure 28: Reading from remote register

#### 7.6.2 Long message

Apart from the interface registers (see chapter 6.7), access to resources of the motor feedback system takes place by "long message" transactions on the Parameters Channel.

The organization and scope of the resources depend on the particular DSL Slave and DSL encoder installation.

A "long message" is triggered by setting the corresponding "long message" registers (PC\_ADD\_H/L, PC\_OFF\_H/L, PC\_CTRL and – for write operations – PC\_BUFFER0:7). The result, where present, is recorded in the PC\_BUFFER0:7 registers.

When carrying out a Long message Transaction, **FREL** is deleted in the online Status. It is also possible to delete the **FREL** in the <code>Event\_L</code> actively. When the transaction has completed, **FREL** is set again.

# i NOTE

It should be noted that a "long message" can be triggered during a running "short message" transaction (see chapter 7.6.1) and vice versa.

A "long message" transaction enables the exchange of general parameter data between the frequency inverter and the motor feedback system. These parameters can contain information on the status of the motor feedback system, control data for the motor feedback system or user-defined data.

Individual parameters are defined as resources of the motor feedback system.

Chapter chapter 9 lists the usual resources of a DSL encoder. Resources that have actually been installed are specified in the data sheet for individual DSL encoders.

A "long message" is triggered by the setting of the corresponding PC\_BUFFER, PC\_ADD, PC\_OFFand PC\_CTRL (20h to 2Ch) registers in the DSL Master.

Whilst the motor feedback system is processing a "long message", the **FREL** flag in the  $EVENT_L$  (05h) events register is deleted. Once the processing is finished, this flag is set once more to indicate readiness to process a fresh "long message".

After the setting of a **FREL** flag has been indicated, the data returned from a read access can be polled in the PC\_BUFFER registers (see chapter 6.5.17).

# NOTE

i

It should be noted that only one "long message" can be processed at a time. Access to resources with more than 8 bytes must be done using successive "long messages".

| Registe | er PC_B                                             | UFFER      | 0 (20h)    |            |            |            |            | Registe    | er PC_B    | UFFER      | 1 (21h)    |            |            |            |            |
|---------|-----------------------------------------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| DATA    | DATA                                                | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       |
| Registe | Register PC_BUFFER2 (22h) Register PC_BUFFER3 (23h) |            |            |            |            |            |            |            |            |            |            |            |            |            |            |
| DATA    | DATA                                                | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       |
| Registe | er PC_B                                             | UFFER      | 4 (24h)    |            |            |            |            | Registe    | er PC_B    | UFFER      | 5 (25h)    |            |            |            |            |
| DATA    | DATA                                                | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       |
| Registe | er PC_B                                             | UFFER      | 6 (26h)    |            |            |            |            | Registe    | er PC_B    | UFFER      | 7 (27h)    |            |            |            |            |
| DATA    | DATA                                                | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       | DATA       |
| Registe | er PC_A                                             | DD_H (;    | 28h)       |            |            |            |            | Registe    | er PC_A    | .DD_L (2   | 29h)       |            |            |            |            |
| frei    | R/W                                                 | O/N<br>ERR | D/I        | LEN        | LEN        | ADD        |
| Registe | Register PC_OFF_H (2Ah) Register PC_OFF_L (2Bh)     |            |            |            |            |            |            |            |            |            |            |            |            |            |            |
| frei    | OFF<br>ADD                                          | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD | OFF<br>ADD |
| Registe | Register PC_CTRL (2Ch)                              |            |            |            |            |            |            |            |            |            |            |            |            |            |            |
| empty   | empty                                               | empty      | empty      | empty      | empty      | empty      | Start      |            |            |            |            |            |            |            |            |

Figure 29: "Long message" characteristics

The meaning of each characteristic is described in the table below.

Table 40: "Long message" characteristics

| Characteristic | Description                                                                            |
|----------------|----------------------------------------------------------------------------------------|
| DATA           | Content of the "long message"                                                          |
| R/W            | Direction of the "long message" (read/write)                                           |
| O/N            | Only for triggering the message: "Long message" mode (with offset/with-<br>out offset) |
| ERR            | Only for answer to the message: Error indication                                       |
| D/I            | "Long message" mode (direct/indirect addressing)                                       |
| LEN            | Data length of the "long message" $(0/2/4/8 \text{ bytes})$                            |
| ADD            | Identification/address of the resource for a "long message"                            |
| OFF ADD        | Offset address of the resource for a "long message"                                    |
| Start          | Trigger for the transmission of the "long message"                                     |

**DATA** contains all the data to be transmitted during write access to the motor feedback system. After a read access, **DATA** contains all the data from the motor feedback system.

Dependent upon the LEN characteristic, separate areas of the DATA register are used.

Table 41: DATA register areas

| LEN value | Data length | DATA register used                                   |
|-----------|-------------|------------------------------------------------------|
| 0 (00b)   | 0 bytes     | No data transfer                                     |
| 1 (01b)   | 2 bytes     | PC_BUFFER0<br>PC_BUFFER1                             |
| 2 (10b)   | 4 bytes     | PC_BUFFER0<br>PC_BUFFER1<br>PC_BUFFER2<br>PC_BUFFER3 |

| LEN value | Data length | DATA register used                                                                                           |
|-----------|-------------|--------------------------------------------------------------------------------------------------------------|
| 3 (11b)   | 8 bytes     | PC_BUFFER0<br>PC_BUFFER1<br>PC_BUFFER2<br>PC_BUFFER3<br>PC_BUFFER4<br>PC_BUFFER5<br>PC_BUFFER6<br>PC_BUFFER7 |

The  $\mathbf{R}/\mathbf{W}$  "long message" characteristic is used to determine whether a read or write access is programmed.

Table 42: R/W value for the "long message"

| R/W value | Direction of the "long message" |
|-----------|---------------------------------|
| 0         | Write                           |
| 1         | Read                            |

For programmed write access, the data to be transferred must be present in the **DATA** characteristic.

The "long message" characteristic **O/N** determines whether the message is transmitted with or without an offset address.

Table 43: O/N value for the "long message"

| O/N value | "Long message" mode  |
|-----------|----------------------|
| 0         | No offset addressing |
| 1         | Offset addressing    |

The resource description in chapter 9.2 contains an explanation of the purpose for which offset addressing is used. Using offset addressing, an additional "long message" parameter can be transmitted to the motor feedback system as well as the address (ADD) and the message data (DATA).

If the O/N characteristic is set to "1", then the OFF ADD characteristic must contain the value for the offset address characteristic.

The same O/N bit in the PC\_ADD\_H register can be read after receipt of the "long message" answer to determine the ERR error characteristic.

Table 44: ERR value for the "long message"

| ERR value Error during resource access |                         |
|----------------------------------------|-------------------------|
| 0                                      | No error                |
| 1                                      | An error was identified |

If the motor feedback system discovers an error during a resource access, the **ERR** bit is set and the **LEN** characteristic is set to 2 bytes (01b).

In this case the PC\_BUFFER0 and PC\_BUFFFER 1 DATA registers will contain an error code as detailed in chapter 7.7.6. This error code enables precise error handling for "long messages".

D/I determines whether direct or indirect addressing is used for a "long message".

Table 45: D/I value for the "long message"

| D/I value | "Long message" addressing |
|-----------|---------------------------|
| 0         | Direct addressing         |
| 1         | Indirect addressing       |

The resource description in chapter 9.2 contains an explanation of the purpose for which direct or indirect addressing is used.

The **LEN** characteristic determines the data length of the "long message".table 41 describes the use of this characteristic.

**LEN** must correspond to the permitted values applicable to the resource addressed (see chapter 9.2). If these values are not observed, the "long message" in the motor feedback system will be ended and a corresponding error message indicated.

The **ADD** characteristic determines the target resource of the "long message". The **ADD** value corresponds to the RID resource index.

Table 46: ADD value for the "long message"

| ADD value    | Resource index (RID) |
|--------------|----------------------|
| 000h to 3FFh | 000h to 3FFh         |

Access to resources not installed in the motor feedback system is ended with a corresponding error message.

The **OFF ADD** "long message" characteristic contains the offset address, provided offset addressing is used (see above under the O/N characteristic). The resource description in chapter 9.2 contains an explanation of the permitted scope and purpose of each individual resource.

Table 47: OFF ADD value for the "long message"

| OFF ADD value  | Register used       |
|----------------|---------------------|
| 0000h to 7FFFh | PC_OFF_H / PC_OFF_L |

Access to a resource with an invalid **OFF ADD** value, or one that is too high, will cause the "long message" in the motor feedback system to be ended and a corres- ponding error message will be indicated.

The table below gives an example of a "long message" read command.



Figure 30: Example of a "long message" read command

#### 7.6.3 Error handling in the Parameters Channel

Errors in a "short message" are handled differently than for a "long message".

If a "short message" is transmitted to the motor feedback system with an error, the protocol sends the message again automatically until an acknowledgment of correct transmission is received. This is not explicitly indicated to the frequency inverter. The **FRES** flag remains deleted until correct receipt of the answer to the "short message".

If the DSL Master receives no acknowledgment of the transmission of a "short message", the protocol automatically begins cyclic repetition of the transmission.

There is no limit to the number of repetitions and the user must decide when to issue a message reset.

If the DSL Master receives no acknowledgment of the successful reception of a "long message" from the DSL slave, the protocol automatically begins a cyclic repetition of the transmission until such an acknowledgment is received. This has no internal timeout.

If a "long message" is transmitted correctly to the motor feedback system but the answer received from the DSL slave is not valid, the **ANS** flag in the EVENT\_L register will be set. In that case, "the long message" will not be repeated. The user needs to perform the same "long message" action once again.

In case of a "long message" being correctly transmitted and an acknowledgement received, the DSL Master will wait for an answer from the DSL Slave. As the processing time of a long message cannot be reliably predicted, there is no timeout implemented in the DSL Master.

# i NOTE

To determine the time overrun for a "long message" transaction, the user must refer to the time overrun characteristic in each individual resource of the DSL motor feedback system (see chapter 9.2).

To be able to use the Parameters Channel again in case of a pending "short message" or "long message" that is blocking the corresponding message channel, the user application must trigger a Message reset of the Parameters Channel (see chapter 6.5.1).

This reset does not affect position measuring or the transmission of position data. The reset sequence for the Parameters Channel is specified in figure 31.



Figure 31: Reset of the Parameters Channel

# 7.7 Status and error messages

HIPERFACE DSL<sup>®</sup> can be used to monitor the status of the motor feedback system in various ways.

Dependent upon the importance of the status or error message, different indication mechanisms are used to inform the frequency inverter application.

#### 7.7.1 Event register

The EVENT\_H and EVENT\_L registers (see chapter 6.5.4) contain all important error and status indications for the DSL Master. All events are updated after 200  $\mu s$  at the latest.

More specifically, the EVENT\_H register contains all the critical motor feedback system error messages. Recommendations for error handling can be found in chapter 6.5.4.

The EVENT\_L register contains all motor feedback system warning and status messages. Recommendations for error handling can be found in chapter 6.5.4.

All errors and warning conditions indicated in the event registers must be acknowledged by deletion of the corresponding error bits. The DSL Master does not automatically reset these bits.

This mechanism is explained below using an example (error in the transmitted fast position, **POS** bit).





Figure 32: Acknowledgment of event bits

In the frequency inverter application, three mechanisms can be installed to allow timely reaction to reports in the event registers.

- These registers are polled cyclically.
- The Online Status is polled cyclically. Event registers are mirrored here (see chapter 7.7.2).
- Either all, or individual event register events can be masked in the event mask registers (registers MASK\_H and MASK\_L, see chapter 6.5.5), in order to issue events via the interrupt interface (see chapter 5.5.2).

#### 7.7.2 Online Status

The Online Status (see chapter 6.2) is transmitted during every SPI communication via drive interface between the frequency inverter application and the DSL Master. The status contains the error and status reports from the event registers.

Unlike with direct polling of the event registers, the Online Status only shows the current status values. As soon as the error status of the motor feedback system becomes unavailable, the error is no longer indicated in the Online Status.

The event registers retain the error statuses until the registers are acknowledged. After acknowledgment, the event registers are reset (see chapter 6.5.4).

The Online Status is updated after 216 µs at the latest.

#### 7.7.3 Status summary of the motor feedback system

In addition, detailed motor feedback system errors and warnings are indicated in the SAFE\_SUM status summary register (36h, see chapter 6.5.14). This register is available for the safe 1 interface only. To access summary information via drive interface, the MIR\_SUM register must be used (18h see chapter 6.5.14).

Each individual bit of the register indicates an event in a specific status byte of the motor feedback system (see table 48). The safety relevance of all of these error groups is precisely described in this table.



#### CAUTION

An error indication with critical safety relevance always requires a corresponding reaction. If no further diagnostics are carried out, after the indication of a safety-critical error a safe condition of the drive system must be achieved (e. g. emergency stopping of the motor).

| Bit no. | Error group                     | Safety relevance                                       |  |  |  |  |  |  |
|---------|---------------------------------|--------------------------------------------------------|--|--|--|--|--|--|
| 0       | Fast position error             | Critical for functions based on safe speed             |  |  |  |  |  |  |
| 1       | Safe position error             | Critical for functions based on safe absolute position |  |  |  |  |  |  |
| 2       | Initialization error            | Critical for all safety functions                      |  |  |  |  |  |  |
| 3       | Monitoring error                | Warning for all safety functions                       |  |  |  |  |  |  |
| 4       | Error when accessing a resource | Not safety-critical                                    |  |  |  |  |  |  |
| 5       | Reserved                        |                                                        |  |  |  |  |  |  |
| 6       | Reserved                        |                                                        |  |  |  |  |  |  |
| 7       | User-defined warnings           | Not safety-critical                                    |  |  |  |  |  |  |

Table 48: Motor feedback system error groups

It should be noted that the reading of detailed motor feedback system error messages enables a more precise reaction to all fault indications in the status summary. In any event a position-relevant fault will always also be signaled directly through the corresponding position fault indicators POS, VPOS, or VPOS2.

A bit set in the status summary register definitely indicates that one or more individual errors in the motor feedback system have been recognized. The individual errors can be determined by polling the remote encoder status register  $ENC_{ST}$  (see chapter 6.7.1).

# NOTE

It should be noted that the **SUM** error bit in the EVENT\_H event register represents an aggregated summary of all error groups (see chapter 6.5.5).

i

# i NOTE

It should be noted that the reading of detailed motor feedback system error messages enables a more precise reaction to all fault indications in the status summary. In any event a position-relevant fault will always also be signaled directly through the corresponding position fault indicators POS, VPOS, or VPOS2.

### 7.7.4 Motor feedback system error messages

Errors recognized in the motor feedback system are indicated in the  $ENC\_ST$  remote encoder status registers.

Access to a remote encoder status register can last up to 75 ms.

A summary of error groups is indicated at the appropriate time in the status summary register in the DSL Master (see chapter 7.7.3).

To simplify error handling , the motor feedback system errors are grouped.

table 49 below contains all error messages and recommendations for error handling . Depending on product family only some of the following errors might be reported. Please consult individual product data sheets for availability of error messages.

Within the column "Severity" the different information is classified for general drive controller reactions. The column "Required response" provides a proposal for a first drive controller response to each particular message. In this case SW reset means to perform an encoder reset via RID 100h. For HW reset power have to be taken off for at least 1 sec.

| Error regis-<br>ter   | Error<br>bit | Product<br>compat-<br>ibility | Notifica-<br>tion                         | Severity | Persis-<br>tence p-<br>perma-<br>nent, np-<br>not perma-<br>nent) | Description                                                                                                                                                                                                                                        | Required error handling                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------|--------------|-------------------------------|-------------------------------------------|----------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENC_STO<br>(adr. 40h) | 7            | EKx36,<br>EFx50,<br>EDx35     | Position<br>Synchro-<br>nization<br>Error | Minor    | np                                                                | Position sensor subsys-<br>tems could not match their<br>signals due to shocks,<br>hardware faults or too high<br>speed during power-up.<br>Synchronization of the<br>counted position and a new<br>absolute position was not<br>possible.         | Attention!<br>If this error is accompanied<br>by the following (position<br>synchronization related) criti-<br>cal errors, the system must<br>be placed in a safe state:<br>• Counter Error (ENC_STO)<br>• Position Cross-check<br>Error (ENC_ST1)<br>Meaning, it becomes a criti-<br>cal severity error.<br>In any other case, it can be<br>handled as a minor severity<br>error and no action required. |
|                       |              | EEx37                         | Cross-<br>check<br>Error                  | Critical | p                                                                 | Cross-check of the two safety channels failed.                                                                                                                                                                                                     | The drive system must be<br>placed in a safe condition.<br>Action: SW reset of the<br>encoder.                                                                                                                                                                                                                                                                                                            |
|                       | 6            | EKx36,<br>EFx50,<br>EDx35     | Counter<br>Error                          | Critical | р                                                                 | Position quadrant counter<br>has detected an invalid<br>sequence of signals.<br>Occurrence during opera-<br>tion leads to a permanent<br>error.                                                                                                    | The drive system must be<br>placed in a safe condition.<br>Action: SW reset of the<br>encoder.                                                                                                                                                                                                                                                                                                            |
|                       |              | EEx37                         | Improper<br>Configu-<br>ration<br>Error   |          |                                                                   | Encoder has detected an<br>invalid configuration.<br>Possible cause: alloca-<br>tion misalignment between<br>encoder and motor shaft or<br>general encoder hardware<br>problem.<br>Occurrence during opera-<br>tion leads to a permanent<br>error. | Bit will be set after start-up,<br>so clearing is needed.<br>Action: SW reset of the<br>encoder                                                                                                                                                                                                                                                                                                           |

Table 49: Rotary motor feedback system error messages

| Error reg-<br>ister   | Erro<br>r bit | Prod-<br>uct<br>com-<br>patibil-<br>ity | Notifica-<br>tion                         | Severity | Persis-<br>tence p-<br>perma-<br>nent, np-<br>not per-<br>manent) | Description                                                                                                                                                                                                                                                                                                                                                    | Required error handling                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------|---------------|-----------------------------------------|-------------------------------------------|----------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENC_STO<br>(adr. 40h) | 5             | All                                     | Position<br>Vector<br>Length<br>Error     | Critical | np                                                                | The Vector Length of the<br>sampled and measured Sin-<br>Cos signals has exceeded its<br>boundaries.<br>Possible causes: HW or sup-<br>ply faults, mechanical shocks.                                                                                                                                                                                          | When this error occurs, the IP<br>Core advances the fast position in<br>linear fashion, by turning its esti-<br>mator on (estimator_on = 1), until<br>valid values are present again.<br>Dependent upon the application,<br>one or more vector length errors<br>in succession can be tolerated.<br>The tolerable number of errors<br>can be determined from a calcu-<br>lation of the maximum deviations<br>in each occurring error.<br>Recommendation: monitor<br>(count) the occurrence of this<br>error.<br>If the maximum tolerable number<br>of errors is exceeded, the drive<br>system must be placed in a safe<br>state, meaning a critical severity.<br>If necessary, the safe position<br>can be used as an alternative<br>to position measurement, if this<br>error arises for the fast posi-<br>tion. In this case the significantly<br>slower refresh cycle of the safe<br>position must be considered.<br>If the error persists, there is<br>probably a general hardware or<br>mechanical failure. Inform cus-<br>tomer service. |
|                       | 4             | EKx36,<br>EFx50,<br>EDx35               | Not<br>imple-<br>mented.<br>Always<br>"0" | -        | -                                                                 | -                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                       |               | EEx37                                   | Plausibil-<br>ity Error                   | Critical | q                                                                 | Potential cause: faults affect-<br>ing the sensor, the ana-<br>log input chain, the excita-<br>tion-signals. Also possible:<br>sensor-signal distortion due to<br>electrical-burst or mechanical<br>shock.<br>The sensor-signal behavior is<br>not as expected: plausibility<br>result is greater than the<br>allowed threshold.<br>Will lead to a VPOS-error. | The drive system must be placed<br>in a safe condition.<br>Action: SW reset of the encoder.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Error reg-<br>ister   | Error<br>bit | Product<br>compati-<br>bility | Notifica-<br>tion                      | Severity | Persis-<br>tence p-<br>perma-<br>nent, np-<br>not perma-<br>nent) | Description                                                                                                                                                                                                                                                       | Required error handling                                                                                                                                                                                                                                                                                                                    |
|-----------------------|--------------|-------------------------------|----------------------------------------|----------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENC_STO<br>(adr. 40h) | 3            | EKx36,<br>EFx50,<br>EDx35     | Not<br>imple-<br>mented.<br>Always '0' | -        | -                                                                 | -                                                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                          |
|                       |              | EEx37                         | Drift<br>Compen-<br>sation<br>Error    | Critical | p                                                                 | The position drift was not<br>properly compensated.<br>Will lead to a VPOS-error.                                                                                                                                                                                 | The drive system must be<br>placed in a safe condition.<br>Action: SW reset of the<br>encoder.                                                                                                                                                                                                                                             |
|                       | 2            | EKx36,<br>EFx50,<br>EDx35     | Test Run-<br>ning                      | Critical | np                                                                | Available only for safety<br>encoders.<br>Indicates that a diagnostic<br>test has been requested by<br>application.                                                                                                                                               | Action required as detailed<br>in the safety implementa-<br>tion manual see table 70.                                                                                                                                                                                                                                                      |
|                       |              | EEx37                         | Not<br>imple-<br>mented.<br>Always '0' | -        | -                                                                 | -                                                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                          |
|                       | 1            | All                           | Accelera-<br>tion Over-<br>flow Error  | Minor    | np                                                                | Two subsequent fast position<br>values were too far apart<br>for valid DSL transmission;<br>too high shaft acceleration or<br>shaft was turned while the<br>link was not active.                                                                                  | No action required.<br>Fault is not permanent and<br>encoder recovers automat-<br>ically. This error will likely<br>will lead to other errors.<br>Possible causes: mechan-<br>ical shocks or hardware<br>faults.<br>If the error persists, there<br>is probably a general hard-<br>ware or mechanical failure.<br>Inform customer service. |
|                       | 0            | All                           | Protocol<br>Reset<br>Indication        | Minor    | np                                                                | Indicates that the DSL proto-<br>col has been reset and a new<br>connection was established.<br>Serves a base indication for<br>the start of the communica-<br>tion (like LINK). If not set after<br>an encoder reset, no status<br>registers can be relied upon! | Action: successful clearing<br>is required.<br>If this indication persists<br>(bit is set), it is likely<br>that the encoder was again<br>resetted. Check connection<br>or supply of the encoder.<br>Before the successful<br>clearing of this indication,<br>no other ENC_ST informa-<br>tion can be relied upon!                         |

| Error reg-<br>ister   | Error<br>bit | Product<br>compati-<br>bility | Notifica-<br>tion                      | Severity | Persis-<br>tence p-<br>perma-<br>nent, np-<br>not perma-<br>nent) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Required error handling                                                                                  |
|-----------------------|--------------|-------------------------------|----------------------------------------|----------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| ENC_ST1<br>(adr. 41h) | 4            | EKx36,<br>EFx50,<br>EDx35     | Position<br>Cross-<br>check<br>Error   | Critical | þ                                                                 | Only for safety encoders and<br>HF2DSL coupler.<br>Internal cross-check of safe<br>absolute position has failed.<br>In case of non-safe encoders,<br>this bit is always '0'.<br>Potential cause(s): hardware<br>faults                                                                                                                                                                                                                                                | The drive system must be<br>placed in a safe condition.<br>Action: SW-reset of the<br>encoder.           |
|                       |              | EEx37                         | Not<br>imple-<br>mented.<br>Always 'O' | -        | -                                                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                        |
|                       | 3            | All                           | Multiturn<br>Vector<br>Length<br>Error | Critical | p                                                                 | Encoder has detected an inva-<br>lid multiturn sensor signal<br>vector length.<br>Potential cause(s): excessive<br>mechanical stress                                                                                                                                                                                                                                                                                                                                  | The drive system must be<br>placed in a safe condition.<br>Action: SW-reset of the<br>encoder            |
|                       | 2            | All                           | Multiturn<br>Sync<br>Error             | Critical | p                                                                 | Multiturn sensor synchroniza-<br>tion was erroneous.<br>Potential cause(s): encoder<br>reached end of lifetime, hard-<br>ware faults, magnet (clip)<br>faults or gear wear-out.<br>NOTE: A multiturn synchroni-<br>zation diagnostic cannot reli-<br>ably detect gear synchroni-<br>zation faults over extended<br>time. After first indication of<br>this fault gear synchronization<br>can wear out even more and<br>result in undetected false<br>position output. | The drive system must be<br>placed in a safe condition.<br>Action: immediate replace-<br>ment of encoder |
|                       | 1            | All                           | Multiturn<br>Ampli-<br>tude<br>Error   | Critical | p                                                                 | Invalid multiturn sensor signal<br>amplitude.<br>Potential cause(s): magnetic<br>disturbances, multiturn sen-<br>sor defects, loss of multiturn<br>magnets or errors in multiturn<br>parameters.                                                                                                                                                                                                                                                                      | The drive system must be<br>placed in a safe condition.<br>Action: immediate replace-<br>ment of encoder |
|                       | 0            | All                           | Single-<br>turn Error                  | Critical | p                                                                 | Initialization of singleturn sen-<br>sor was erroneous, or the<br>encoder could not measure<br>absolute singleturn position.<br>This results in an overall inva-<br>lid encoder position.<br>Potential causes: hardware<br>failures or external shocks.                                                                                                                                                                                                               | The drive system must be<br>placed in a safe condition.<br>Action: SW-reset of the<br>encoder            |

| Error reg-<br>ister   | Error<br>bit | Product<br>compati-<br>bility | Notifica-<br>tion                         | Severity | Persis-<br>tence p-<br>perma-<br>nent, np-<br>not perma-<br>nent) | Description                                                                                                                                                                                                                                                                              | Required error handling                                                                                                                                                                                                                                                                                            |
|-----------------------|--------------|-------------------------------|-------------------------------------------|----------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENC_ST2<br>(adr. 42h) | 6            | All                           | Internal<br>System<br>Error               | Critical | p                                                                 | During or after startup, an<br>internal electronic error was<br>identified.<br>(Encoder initialization time-<br>out; FW CRC error; internal<br>transmission faults (SPI) of<br>safety-relevant parameters).<br>Potential cause(s): uC faults,<br>hardware faults; EMC noise<br>injection | The drive system must be<br>placed in a safe condition.<br>Action: SW-reset of the<br>encoder                                                                                                                                                                                                                      |
|                       | 5            | All                           | Internal<br>Commu-<br>nication<br>Error 2 | Minor    | np                                                                | During startup an internal communication error has occurred (I <sup>2</sup> C).                                                                                                                                                                                                          | No action required.<br>If error persists, potential<br>EEPROM hardware failures<br>are present.                                                                                                                                                                                                                    |
|                       | 4            | All                           | Internal<br>Commu-<br>nication<br>Error 1 | Minor    | np                                                                | During or after startup an<br>internal communication error<br>has occurred (SPI).                                                                                                                                                                                                        | No action required.<br>Encoder recovers automati-<br>cally.<br>If error persists, poten-<br>tial hardware failures are<br>present.                                                                                                                                                                                 |
|                       | 3            | All                           | Standard<br>Parame-<br>ter Error          | Critical | q                                                                 | During or after startup there<br>were errors in the internal<br>encoder EEPROM parameter<br>or diagnosis that could not be                                                                                                                                                               | The drive system must be<br>placed in a safe condition.<br>Action: SW-reset of the<br>encoder                                                                                                                                                                                                                      |
|                       | 2            | All                           | Safety<br>Parame-<br>ter Error            | Critical | p                                                                 | rectified.                                                                                                                                                                                                                                                                               | The drive system must be<br>placed in a safe condition.<br>Action: SW-reset of the<br>encoder<br>If error persists, poten-<br>tial EEPROM hardware fail-<br>ures are present. Encoder<br>replacement is required!                                                                                                  |
|                       | 1            | All                           | Safety<br>Parame-<br>ter Warn-<br>ing     | Minor    | np                                                                | There were errors found in<br>the safety parameters, which<br>were rectified.                                                                                                                                                                                                            | No action required.                                                                                                                                                                                                                                                                                                |
|                       | 0            | All                           | Power-on<br>Self-test<br>Con-<br>ducted   | Critical | np                                                                | Only for safety encoders.<br>Mandatory to read this bit at<br>startup for all safety encod-<br>ers.                                                                                                                                                                                      | Action: successful clearing<br>is required.<br>If this indication persists<br>(bit is set), it is likely<br>that the encoder was again<br>resetted. Check connection<br>or supply of the encoder.<br>Before the successful<br>clearing of this indication,<br>no other ENC_ST informa-<br>tion can be relied upon! |

| Error reg-<br>ister   | Error<br>bit | Product<br>compati-<br>bility | Notifica-<br>tion                 | Severity | Persis-<br>tence p-<br>perma-<br>nent, np-<br>not perma-<br>nent) | Description                                                                                                                                                                                                      | Required error handling                                                                                                                                                                                                                         |
|-----------------------|--------------|-------------------------------|-----------------------------------|----------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENC_ST3<br>(adr. 43h) | 6            | All                           | Internal<br>Monitor-<br>ing Error | Minor    | np                                                                | During monitoring of an inter-<br>nal electronic, an error was<br>identified.                                                                                                                                    | No action required.<br>Encoder might recover<br>automatically.<br>If error persists even after<br>clearing, potential hard-<br>ware failures are present<br>and immediate replace-<br>ment of the encoder is<br>required!                       |
|                       | 5            | All                           | Counter<br>Overflow               | Minor    | np                                                                | Internal monitoring counter<br>overflow (total shaft turn, life-<br>time or histogram) or user<br>counter overflow.                                                                                              | No action required for<br>internal monitoring counter;<br>depending on user counter<br>use case.                                                                                                                                                |
|                       | 4            | -                             | -                                 | -        | -                                                                 | Not implemented. Always "0"                                                                                                                                                                                      | -                                                                                                                                                                                                                                               |
|                       | 3            | All                           | Critical<br>Rotation<br>Speed     | Minor    | np                                                                | Rotation speed was out of specification.                                                                                                                                                                         | No action required.<br>Check application for<br>higher speeds than speci-<br>fied. Possibly reduce<br>speed.                                                                                                                                    |
|                       | 2            | All                           | Critical<br>Supply<br>Voltage     | Minor    | np                                                                | Supply voltage was out of specification.                                                                                                                                                                         | No action required.<br>Check encoder power sup-<br>ply conditions.<br>If error persists after ensur-<br>ing the input power supply,<br>potential hardware failures<br>are present and immedi-<br>ate replacement of the<br>encoder is required. |
|                       | 1            | EKx36,<br>EFx50,<br>EDx35     | Critical<br>LED Cur-<br>rent      | Minor    | p                                                                 | Monitored sensor behavior or<br>code disc position out of<br>specification. Potential cause:<br>encoder sensor near end of<br>lifetime, sensor is polluted,<br>encoder was used outside of<br>its specification. | Action: SW-reset of the<br>encoder<br>Check application for<br>potential pollution (dust/<br>brake dust).<br>If error persists even with<br>correctly set rotor posi-<br>tion, replacement of the<br>encoder is required.                       |

| Error reg-<br>ister   | Error<br>bit | Product<br>compati-<br>bility | Notifica-<br>tion             | Severity | Persis-<br>tence p-<br>perma-<br>nent, np-<br>not perma-<br>nent) | Description                                                                                                                                                                                                                                                                                           | Required error handling                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------|--------------|-------------------------------|-------------------------------|----------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENC_ST3<br>(adr. 43h) | 1            | EEx37                         | Critical<br>Rotor<br>Position | Critical | p                                                                 | Only for capacitive encoders:<br>Rotor position out of specified<br>tolerance.<br>Attention! A proper and cor-<br>rect mounting of the encoder<br>has to be ensured, otherwise<br>proper functionality can't be<br>guaranteed!<br>Potential cause: mechanical<br>shocks, improper encoder<br>mounting | The drive system must be<br>placed in a safe condition,<br>because with distorted sig-<br>nals no proper functionality<br>can be guaranteed<br>Action: SW reset of the<br>encoder.<br>Upon reset, the Rotor Posi-<br>tion will be checked again.<br>If error bit is set, check<br>application and encoder<br>mounting.<br>If error persists even with<br>correctly set Rotor Posi-<br>tion, replacement of the<br>encoder is required! |
|                       | 0            | All                           | Critical<br>Tempera-<br>ture  | Minor    | np                                                                | Encoder temperature was out of the specification                                                                                                                                                                                                                                                      | No action required;<br>check application for poten-<br>tial motor/encoder cool<br>down                                                                                                                                                                                                                                                                                                                                                 |
| ENC_ST4<br>(adr.44h)  | 3            | All                           | File<br>access<br>error       | Minor    | np                                                                | Error when accessing a file in<br>EEPROM.<br>Potential cause: may indi-<br>cate EMC problems or cor-<br>rupted file system due to pre-<br>vious power-down during write<br>access or just simply incorrect<br>access parameters.                                                                      | Check and retry command.                                                                                                                                                                                                                                                                                                                                                                                                               |
|                       | 2            | All                           | Resource<br>access<br>error   | Minor    | np                                                                | Error when accessing an inter-<br>nal resource.<br>Potential cause: may indi-<br>cate EMC problems, exces-<br>sive number of EEPROM write<br>cycles or wrong timing of<br>power cycle vs. EEPROM write<br>access or just simply incorrect<br>access parameters.                                       | Check and retry command;<br>check resource access<br>sequence.                                                                                                                                                                                                                                                                                                                                                                         |
|                       | 1            | All                           | Access<br>denied              | Minor    | np                                                                | Access to a resource was denied.                                                                                                                                                                                                                                                                      | Check and retry command; check access user level.                                                                                                                                                                                                                                                                                                                                                                                      |
|                       | 0            | All                           | Invalid<br>access             | Minor    | np                                                                | Invalid argument/command<br>of a resource access.<br>Potential cause: drive firm-<br>ware fault or internal signal<br>transmission fault (due to<br>EMC) or just simply incorrect<br>access parameters.                                                                                               | Check and retry command;<br>check drive firmware.                                                                                                                                                                                                                                                                                                                                                                                      |
| ENC_ST7<br>(adr. 47h) | 0-7          | All                           | User<br>defined<br>warning    | Minor    | np                                                                | Depending on user customi-<br>zation (see chapter 9.8.5).                                                                                                                                                                                                                                             | Depending on configura-<br>tion.                                                                                                                                                                                                                                                                                                                                                                                                       |

P - bit is set again in slave, after every clearing by master (acknowledgement)

Np- bit is cleared in slave after clearing by master (acknowledgement)

For all Critical errors the following rule applies: following a critical error indication, it is probable that the position and rotation speed of the encoder are wrong. The drive system must be placed in a safe condition.

#### 7.7.5 Recommend fault handling

Within the previous chapters a summary is shown of all the different information which the motor feedback system provides to monitor and analyze operation and error conditions of the drive system.

#### 

For required fault handling in safety applications refer to chapter 8.

For non-safety applications it is recommended to watch the fast position information only. As long as the fast position is valid there is no loss of accuracy in motor controlling and the system can ride through any error situation within the set tolerances.

The simplest fault handling in this case would only watch the DEV\_THR\_ERR signal (see chapter 5.6.3). When set to "1" the maximum tolerable deviation between the mechanical and the calculated position value is violated and the allowed fast position error is exceeded. In this case the application has to be stopped and brought into safe conditions, respectively. The tolerance for this signal can be adjusted by the user via fast position acceleration boundary (MAXACC register; chapter 6.5.25) and the fast position estimator deviation (MAXDEV register; chapter 6.5.26).

This information is also available within the EVENT\_H register Bit 1 (DTE; chapter 6.5.4) as well as the online\_status\_d/high byte at Bit 1 (chapter 6.2) which is a copy of the EVENT\_H-register. The online\_status is non-persisting information while the EVENT\_H register content is latched. Online Status

For root cause investigations of an error situation further encoder messages can be read.

It is further recommended to monitor the <code>estimator\_on</code> signal and/or POS flag, which are provided as a further digital output of the DSL-master (see also chapter 5.6.2). It indicates that the fast position value is invalid and the current value is supplied by the position estimator (see chapter 7.3.1). For statistical analyses of the stability of the position reading this signal can be monitored in reference to a defined time base. In this case it is possible to identify changes of the position reading behavior of the system.

This information is also available within the EVENT\_H-register Bit 3 (POS; chapter 6.5.4) as well as the online\_status\_d/high byte at Bit 3 (chapter 6.2), which is a copy of the EVENT\_H register. The online\_status is a non-persisting information, but the EVENT\_H register content needs to be cleared after reading.

Information like SUM (high byte/Bit 6) or even QMLW (low byte/Bit 2) at the online\_status\_d or EVENT\_H/L registers shall not be solely used for fault handling. These are summary information where several different contents are combined by OR, which sometimes only report a line or link quality status (i.e. quality monitoring at MAS-TER\_QM; chapter 6.5.3).

During start-up of the motor feedback system (either due to power-on or due to a reset command) internal checks are carried out and some notifications are set that need to be treated different to normal operation conditions.

While the motor feedback system is powered-down or in reset multiple notifications and errors will be shown in the online status. These are set by default and they are cleared after the motor feedback system starts sending correct information to the DSL-master. If the online status still contains transmission or position fault indications after the specified initialization time has elapsed reactions have to follow the recommendations of the previous chapters.

Any notifications stored in the Events registers (see chapter 6.5.4) or in the encoder status registers (see chapter 6.7.1) during reset need to be acknowledged once after initialization. If a notification in one of these registers persists after acknowledgment the problem handling needs to follow the recommendations as shown in the previous chapters.

## 7.7.6 Long message error code

Due to the complexity of "long messages", errors occurring here are reported in detail to the user.

If the motor feedback system establishes an error when accessing a resource, this error is displayed as an error message (see chapter 7.7.4). In addition the ERR flag is set, the LEN characteristic is set to 2 bytes (O1b) and the  $PC_BUFFER0$  and  $PC_BUFFER1$  DATA registers contain an error code.

By means of this error code, the errors in a "long message" transaction can be understood in detail.

The table below contains the error codes and their meaning.

| PC_BUFFER1 | PC_BUFFER0 | Meaning of the error code                         |  |
|------------|------------|---------------------------------------------------|--|
| 40h        | 10h        | Resource address not installed in the encoder     |  |
|            | 11h        | Incorrect length for resource access given        |  |
|            | 12h        | Incorrect length for direct resource access given |  |
|            | 13h        | Offset address too high                           |  |
|            | 14h        | Invalid offset address                            |  |
|            | 15h        | Invalid "long message" characteristic             |  |
|            | 16h        | Missing offset address                            |  |
| 41h        | 10h        | Write access not possible                         |  |
|            | 11h        | Read access not possible                          |  |
|            | 12h        | Write access denied                               |  |
|            | 13h        | Read access denied                                |  |
|            | 14h        | Write access for direct resource access denied    |  |
| 42h        | 10h        | Resource database entry damaged                   |  |
|            | 11h        | Time overrun during resource access               |  |
|            | 12h        | Internal processing error during resource access  |  |
| 43h        | 11h        | File name was not found                           |  |
|            | 12h        | Invalid address for file access                   |  |
|            | 13h        | File size may not be altered                      |  |
|            | 14h        | Memory location for files full                    |  |
|            | 15h        | File allocation table damaged                     |  |
|            | 16h        | No file loaded for action                         |  |
|            | 17h        | File exists with the same name                    |  |

Table 50: "Long message" error codes

#### 

A "Long Message" error is also reported in ENC\_ST4 Remote Register, representing Long Message errors in the Motor Feedback. Value of PC\_BUFFER1 of "Long Message" error codes from the table above is mapped to this register in the following way:

- highest 4 bits represent the number of ENC\_ST Remote Register
- lowest 4 bits represent the ENC\_ST error bit set in case of an error E.g.: PC\_BUF-FER1 41h, meaning ENC\_ST4 bit 1 shall be set in the Motor Feedback.

Therefore, the following combinations are possible:

- PC\_BUFFER1 40h, ENC\_ST4 bit 0
- PC\_BUFFER1 41h, ENC\_ST4 bit 1
- PC\_BUFFER1 42h, ENC\_ST4 bit 2
- PC\_BUFFER1 43h, ENC\_ST4 bit 3

#### 8 Safety Implementation

This chapter informs about specific requirements that must be fulfilled when integrating safety functions of the HIPERFACE DSL® interface into a servo system.

For easier requirement traceability this chapter will identify individual safety requirements with a summary sentence preceded by a marker "SAFEDSLxxx" where xxx is an index.

#### 8.1 **General safety matters**

Motor feedback systems with HIPERFACE DSL® are encoders that have been developed to a high standard of electrical and mechanical reliability. They are highly resistant to electromagnetic and electrostatic interference (EMC). Appropriately designed encoders are suitable for use in the function sequences of safety related drives.

Safety related sensor signals are transmitted to the control system with the HIPER-FACE DSL® interface. For this there are various information channels, as described in table 51.

| Information channel                | Function                                                                                                 | Transmission dura-<br>tion |
|------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------|
| Safe Channel 1                     | Output of digital absolute position and status for safety functions that are based on position or speed. | <= 216 µs <sup>1)</sup>    |
| Safe Channel 2                     | Output of digital absolute position and status for safety functions that are based on position or speed. | <= 216 µs1                 |
| Process data channel<br>(not safe) | Output of digital absolute position for closed feedback loops.                                           | <= 27 µs                   |
| Parameters data chan-<br>nel       | Bi-directional channel for the transmission of test vectors and other data.                              | < 2 ms                     |

Table 51: Safety related use of the information channels of HIPERFACE DSL®

The Safe Channels 1 and 2 are for the standard based, safety related use of the encoder whilst the parameters channel is used for diagnostic purposes.

The non-safe process data channel has no safety function.

SAFEDSL001: For a safety function only Safe Channels 1 and 2 shall be used.

SAFEDSL023: For a safety function using safe absolute position it is not allowed to operate the motor feedback system in access level 4 ("service").



### WARNING

Based on the encoder features provided (safe increments, safe singleturn position or other features), the user must ensure that the proper safety mechanisms are implemented to build the safe absolute position. Moreover, the user has to make sure that the correct product type is used, according to the application requirements.

#### 8.1.1 Application area

During startup of the system, the encoder type (see chapter 9.4.1) needs to be read out and checked according to the figure below.

<sup>1)</sup> Transmission duration of Safe Channel 1 and 2 depends on user drive cycle settings (cf. Table 1). The transmission duration can be calculated as 8 times the configured "length of the protocol package". 216 µs is the longest that can result from any configuration.



Figure 33: Type code

Only the characters marked in red are critical to the safety functions of the device. The black characters are not relevant and can be masked when checking the encoder type against an expected value.

Apart from the encoder type, also the following device features need to be checked:

- Resolution, RID 081h (see chapter 9.4.2)
- Measurement Range, RID 082h (see chapter 9.4.3)
- Safe Channel 2 Resolution, RID 089h (see chapter 9.4.9)

The safety oriented use of encoder systems with digital position output via HIPERFACE DSL® concerns application in connection with servo systems that work with three phase AC synchronous motors or asynchronous motors. For synchronous motors the commutation information must be derived and for both types of motor the rpm or speed information from the digital position signals from the encoder linked directly to the motor shaft must also be derived.

The safety oriented task of the evaluation system is to monitor the status information supplied by the encoder and to check the validity of the position values and, in the case of errors, to react within a period of time that is short enough to contain hazardous situations . The description of safety related requirements of the evaluation system is a constituent part of this manual.

SAFEDSL002: A safety function based on HIPERFACE DSL® shall only be used in servo motor applications.

#### 8.1.2 Safety oriented function sequence

The encoder system is part of a function sequence that generally consists of sensor, logic and actuator elements. The risk reduction required for a system is achieved by the application of the risk graph corresponding to the applicable standard that essentially establishes the applicable characteristic value for the risk reduction of the whole function sequence (Safety Integrity Level; SIL or Performance Level; PL).



Therefore, only a part of the whole risk that corresponds to the characteristic value is apportioned to the encoder system itself.





Figure 35: General view of a servo feedback loop

### 8.1.3 Safety related task of the evaluation system

A part of the diagnostic measures for the identification of internal encoder errors must be installed in the drive system.

It is therefore a task of the drive system to detect and process errors that may lead to hazardous situations in accordance with the requirements of applicable standards. The encoder can only respond preventively or reactively to errors arising within the encoder itself.



### WARNING

It is assumed that the servo drive connected to the encoder has measures that comply with applicable standards to bring about a safe condition should an error arise.

## 8.2 Safety related objective

By adhering to the requirements of this implementation manual, a suitable safety oriented functional sequence will be put in place that applies the classification

- SIL 2 in accordance with EN 62061 and IEC 61508, as well as
- PL d in accordance with EN ISO 13849-1

or

- SIL 3 in accordance with EN 62061 and IEC 61508, as well as
- PL e in accordance with EN ISO 13849-1

to be used.

The classification possible depends on the particular capabilities of the DSL motor feedback system used and is set out in its data sheet or operating instructions.

The objective is to guarantee that safety oriented functions in relation to rotation speed, rotation direction and at rest are achieved. In addition, products with appropriate characteristics may support safety oriented functions in relation to absolute position.

## NOTE

This manual describes only requirements, framework conditions and implementation examples. The detailed configuration of the evaluation device switching circuits, as well as their standards-compliant implementation is the responsibility of the individual user.

i

| Operating mode    | Function                    | Notes                                                              |
|-------------------|-----------------------------|--------------------------------------------------------------------|
| SOS               | Safe Operating Stop         |                                                                    |
| SLS               | Safely Limited Speed        |                                                                    |
| SS1               | Safe Stop 1                 |                                                                    |
| SS2               | Safe Stop 2                 |                                                                    |
| SLA               | Safely Limited Acceleration |                                                                    |
| SAR               | Safe Acceleration Range     |                                                                    |
| SSR               | Safe Speed Range            |                                                                    |
| SDI               | Safe Direction              |                                                                    |
| SLI               | Safely-limited Increment    |                                                                    |
| SLP               | Safely-limited Position     | Only where indicated in data sheet or operating instructions       |
| STO (informative) | Safe Torque Off             | The activation of STO generally occurs when an error is identified |

Table 52: Operating modes according to terms contained in IEC 61800-5-2/Ed. 1

# NOTE

i

It is assumed that the required movement ranges, comparison with limitations and times are reliably registered and processed in the evaluation device.

Safety functions supported by individual HIPERFACE DSL® products are specified in the product data sheet and operating instructions. Safety functions might be limited to absolute position within the singleturn range or to incremental position only.

**SAFEDSL003:** Available HIPERFACE DSL<sup>®</sup> safety functions are specified in product data sheets and operating instructions.

# 8.3 Requirements and system prerequisites

### 8.3.1 Requirements for the user

The overview of relevant standards and their application reproduced here should merely be considered as a guide. The construction of machines or machine control systems requires a detailed understanding of the technical details and the relevant standards. Appropriate knowledge is assumed.

In particular:

- Knowledge of the construction, working and operation of three-phase electronically commutated synchronous servo-motors.
- Knowledge of the construction, working and operation of servo inverters, their control and power electronics.
- Knowledge of the construction, working and operation of safety functions.
- Specific knowledge of the implementation of technical and organizational requirements of the relevant safety standards set out in this document and elsewhere.
- Knowledge of the individual HIPERFACE DSL<sup>®</sup> motor-feedback encoder systems and the HIPERFACE DSL<sup>®</sup> interface.

### 8.3.2 Requirements for signal evaluation and the drive system

Table 53: Motor system - requirements

| Motor system | Requirements                                                      |  |  |  |
|--------------|-------------------------------------------------------------------|--|--|--|
| Motor system | Permanently energized synchronous motor – or – asynchronous motor |  |  |  |

| Control system                                                     | Requirements                                                                                                                                                                                                      |  |  |  |  |  |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Determining the rotor position                                     | Based on the digital absolute position value of the encoder system.                                                                                                                                               |  |  |  |  |  |
| Working principle of the commuta-<br>tion (synchronous motors)     | Electronic, direct coupling of the pole position with the<br>current vector set point for the three-phase rotary field.<br>It is assumed that if the commutation is static, then the<br>motor will not be moving. |  |  |  |  |  |
| Determining the rotor speed                                        | Based on the same signals (digital absolute position of the encoder system) used to generate the commutation.                                                                                                     |  |  |  |  |  |
| Diagnostic coverage (DC) for error detection of the encoder signal | At least 90% Diagnosis must be carried out within the process reaction time.                                                                                                                                      |  |  |  |  |  |
| Safety oriented error detection and error control                  | For control of error situations, see chapter 8.5.                                                                                                                                                                 |  |  |  |  |  |

#### NOTE i

Regarding the position transmission diagnostic coverage, if a user complies to all applicable SAFEDSL requirements, he can asume a sufficient level.

#### 8.3.3 Requirements for the electrical interface of the encoder system

The electrical interface must be designed in accordance with the circuit proposals set out in chapter 4.1.

The supply voltage for HIPERFACE DSL® motor feedback systems must be within the limits set out in the individual product data sheet. The integrated supply monitoring functions of a HIPERFACE DSL® motor feedback system (either supply voltage measurement, see chapter 9.5.6, or supply voltage monitor, see chapter 9.5.12) can be used as a second channel to a supply monitor in the control system.

#### NOTE i

A HIPERFACE DSL® motor feedback system does not implement protection against SELV or PELV over-voltages. The protection against overvoltage must be done by additional external hardware or software measures.

The connecting cables must be shielded (in accordance with the requirements in chapter 4.3).



### WARNING

A connecting cable integrated into the motor cable must fulfill all the shielding requirements of the low-voltage directive.

SAFEDSL005: A HIPERFACE DSL® motor feedback system shall be supplied with a monitored voltage supply.

#### 8.3.4 Requirements for the mechanical coupling of the encoder system

The construction and type of coupling and mechanical fixing are safety related. This applies to both couplings:

- Motor shaft to encoder shaft and
- Motor housing to encoder housing



# WARNING

The assembly instructions must be strictly adhered to.

The oversizing resulting from these requirements justifies the adoption of a fault exclusion for breakage of the motor/encoder shaft connection or the reliability of the encoder/motor housing connection.



# WARNING

It is essential that assembly operations are only carried out by suitably trained and qualified personnel.

### 8.3.5 Ambient conditions

The limits specified in the product manual for ambient temperature, vibration and shock must be adhered to so that safety functions are maintained.



# WARNING

The user is particularly advised that the installation situation of the encoder must comply with protection class IP54 as a minimum.

**SAFEDSL006:** A HIPERFACE DSL<sup>®</sup> motor feedback system used for a safety function shall be mounted in an installation situation with a minimum protection class of IP54 according to standard IEC60529:1989 + A1:1999 + A2:2013.

### 8.3.6 Requirements for commissioning of the encoder system

During commissioning of a safe DSL encoder system the user must verify that the correct encoder type is used. Special care must be taken to not mistakenly implement a standard DSL encoder without safety function.

This verification shall be performed by checking that after power-on the "power-on self-test" indication is set (see chapter 7.7.4).

**SAFEDSL021**: At power-on of a drive system using a HIPERFACE DSL<sup>®</sup> motor feedback system for a safety function the drive controller must verify that the indication "power-on self-test" is set to '1'.

# 8.4 Safety oriented characteristic values

Safety oriented characteristic values are set out in the individual product manuals for HIPERFACE DSL<sup>®</sup> motor feedback systems.

# 8.5 Error assumptions

Described in table D.16 of the standard IEC 61800-5-2:2007 are the error assumptions for the use of motion and position feedback sensors.

The requirements of this standard and further error assumptions, as well as their identification and control options, are set out in the table below:

Table 55: Error assumptions

| Error assumption                                                                               | Error identification/<br>error control, see chapter |
|------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| Short-circuits between any two leads                                                           | chapter 8.6.1                                       |
| Break in any leads                                                                             | chapter 8.6.1                                       |
| Input or output stuck at 0 or 1, separately or simultaneously at various inputs/outputs        | chapter 8.6.1                                       |
| Interruption or high resistance status, separately or simultaneously at various inputs/outputs | chapter 8.6.1                                       |
| Reduction or increase in signal output amplitudes                                              | chapter 8.6.1                                       |

| Error assumption                                                                                                      | Error identification/<br>error control, see chapter                       |
|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Oscillation of one or various outputs                                                                                 | chapter 8.6.1                                                             |
| Loss of the mechanical coupling encoder housing/<br>motor housing when static                                         | chapter 8.6.6                                                             |
| Loss of the mechanical coupling encoder shaft/<br>motor shaft when static                                             | chapter 8.6.5                                                             |
| Loss of the mechanical coupling encoder housing/<br>motor housing when motor is running                               | chapter 8.6.6                                                             |
| Loss of the mechanical coupling encoder shaft/<br>motor shaft when motor is running                                   | chapter 8.6.5                                                             |
| Loss of the measuring element                                                                                         | chapter 8.6.1                                                             |
| Failure of the sender diode in the encoder                                                                            | chapter 8.6.1                                                             |
| Static output signals of one or various outputs within the supply voltage                                             | chapter 8.6.2                                                             |
| Alteration of the signal waveform                                                                                     | chapter 8.6.2                                                             |
| Communication error – repetition                                                                                      | chapter 8.6.2, chapter 8.6.3                                              |
| Communication error – loss                                                                                            | chapter 8.6.2, chapter 8.6.3                                              |
| Communication error – insertion                                                                                       | chapter 8.6.2, chapter 8.6.3                                              |
| Communication error – incorrect sequence                                                                              | chapter 8.6.2, chapter 8.6.3                                              |
| Communication error – incorrect data                                                                                  | chapter 8.6.2, chapter 8.6.3                                              |
| Communication error – delay                                                                                           | chapter 8.6.4                                                             |
| Internal position processing: overall or partial error in the func-<br>tion                                           | chapter 8.6.1, chapter 8.6.2,<br>chapter 8.6.3, chapter 8.6.4             |
| Internal position processing: break in internal connections                                                           | chapter 8.6.1, chapter 8.6.2, chapter 8.6.3, chapter 8.6.4                |
| Internal position processing: short-circuit between any two internal connections                                      | chapter 8.6.1, chapter 8.6.2, chapter 8.6.3, chapter 8.6.3, chapter 8.6.4 |
| Internal position processing: input or output stuck at 0 or 1, separately or simultaneously at various inputs/outputs | chapter 8.6.1, chapter 8.6.2, chapter 8.6.3, chapter 8.6.4                |
| Internal position processing: parasitic oscillations on outputs                                                       | chapter 8.6.1, chapter 8.6.2                                              |
| Internal position processing: altered internal analog level                                                           | chapter 8.6.1, chapter 8.6.2                                              |
| Internal position processing: undiscovered hardware error                                                             | chapter 8.6.2, chapter 8.6.3, chapter 8.6.4                               |
| Permitted encoder supply voltage too low or too high                                                                  | chapter 8.6.1                                                             |
| Operation within unauthorized temperature ranges                                                                      | chapter 8.6.1                                                             |
| Operation with incorrect user parameterization                                                                        | chapter 8.6.7                                                             |
| Incorrect interface addressing in multi-axis systems                                                                  | chapter 8.6.7, chapter 8.6.8                                              |

# 8.6 Error detection and error control

This chapter sets out all the measures that must be taken by the user to fulfill the safety requirements for the use of HIPERFACE DSL<sup>®</sup>. The requirements are based on the safety requirements specification for the HIPERFACE DSL<sup>®</sup> system.

# 8.6.1 Position status monitoring

The status indication of the Safe Channels 1 and 2 (absolute position measurement) of the HIPERFACE DSL<sup>®</sup> system must be read cyclically via Safe 1 or Safe 2 interface of the "DSL Master" IP Core and checked for safety related errors.

Both status indications must be tested with a cycle time that allows a safe reaction of the drive system.



# WARNING

The HIPERFACE DSL<sup>®</sup> system requires a maximum of 216  $\mu$ s between identification of a position error and its display in one of the status indications. This time must be taken into account in the design of the test cycle in the drive application. And this time can be influenced by the choice of drive cycle settings, see chapter 8.1.

Safe Channel 1: The SAFE\_SUM status summary register contains the summarized DSL Slave status information and it is based on the encoder status registers ENC\_ST7:0. The default value indicating an error free state is '**0**'.

SAFE\_SUM must be checked each time channel 1 is used, but only its lowest three bits (SSUM2:0) represent safety critical error(s) and require immediate reaction, OR diagnose and reaction. These bits summarize ENC\_ST2:0, each containing at least one critical severity error.



## WARNING

In case of capacitive technology encoders (e.g. EEx37), the following additional requirement applies: SSUM3 also represents safety critical error(s) and has to be monitored together with SSUM2:0, as described above. SSUM3 summarizes ENC\_ST3, which contains at least one critical severity error.

The other possible errors signalize warning or events, and it is the decision of the customer whether any diagnose/reaction is needed upon.

Detailed description of each  $ENC\_STx$  register (x=0..7), their error bits and severity can be found in see table 49.

Safe Channel 2: The STATUS2 register contains potentially critical and safety related status information of Safe Channel 2. Register STATUS2 must be checked each time channel 2 is used.

**SAFEDSLO07:** A motor controller using a safety function of HIPERFACE DSL<sup>®</sup> motor feedback system, shall implement monitoring of SAFE\_SUM and STATUS2 registers (as described above) whenever a safety related information is used.

In addition, the user has to ensure recognition of stuck-at situations.

The current supported method is to check the TOG2 bit located in the STATUS2 register, which toggles between 0 and 1 for each position transmission.

It is sufficient to perform such a check only each time a safety related information is used.

**SAFEDSL024**: A motor controller using a safety function of HIPERFACE DSL<sup>®</sup> motor feedback system shall implement sufficient measures to recognize stuck-at situations for all Safety relevant data.

### 8.6.2 Position comparison

The position values from both Safe Channels 1 and 2 of the HIPERFACE DSL® systems must be read cyclically via interface Safe 1 and Safe 2 and compared for plausibility.

The plausibility test of both position values must be carried out with a cycle time that allows a safe reaction of the drive system.



# WARNING

The HIPERFACE DSL® system needs a maximum of 216  $\mu s$  to transmit the position values of Safe Channels 1 and 2. This time must be taken into account in the design of the test cycle in the drive application.

The position value of Safe Channel 1 can be read via Safe 1 interface from the VPOS absolute position registers (see chapter 6.5.15).

The position value of Safe Channel 2 can be read via Safe 2 interface from the VPOS2 absolute position registers (see chapter 6.6.4). Furthermore it must be taken into account that the position in Safe Channel 2 is transmitted inverted.

Dependent upon individual encoder types, Safe Channels 1 and 2 have different resolutions and accuracies. This must be taken into account if both position values are compared. The actual resolutions and accuracies are set out in the product data sheet.

figure 36 shows an example for a motor feedback system that has a resolution in Safe Channel 1 of 24 bits and in Safe Channel 2 a resolution of 16 bits.

| (a) Position comparison o | ĸ                                            |                                  |         |       |     |      |       |      |      |      |     |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---------------------------|----------------------------------------------|----------------------------------|---------|-------|-----|------|-------|------|------|------|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Safe Channel 1 position   | value                                        | 0                                | 0 0     | 0     | 0   | 0    | 1     | 1    | 1    | 0    | 1   | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| Safe Channel 2 position   | value                                        | 1                                | 1 1     | 1     | 1   | 1    | 0     | 0    | 0    | 1    | 0   | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| (b) Position comparison e | error                                        |                                  |         |       |     |      |       |      |      |      |     |   |   |   |   |   |   |   |   |   |   |   |   |   |
| Safe Channel 1 position   | value                                        | 0                                | 0 0     | 0     | 0   | 0    | 1     | 1    | 1    | 0    | 1   | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| Safe Channel 2 position   | value                                        | 1                                | 1 1     | 1     | 0   | 1    | 0     | 0    | 1    | 1    | 0   | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 / 1                     | Measu                                        | ured                             | l in bo | oth c | han | nels | 5, Va | alid | cros | ss-c | hec | k |   |   |   |   |   |   |   |   |   |   |   |   |
| 0 / 1                     | Measured in both channels, cross-check error |                                  |         |       |     |      |       |      |      |      |     |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0 / 1                     | Only measured in Safe Channel 1              |                                  |         |       |     |      |       |      |      |      |     |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 0                         | No me                                        | No measurement in Safe Channel 2 |         |       |     |      |       |      |      |      |     |   |   |   |   |   |   |   |   |   |   |   |   |   |



**SAFEDSLO08**: A motor controller using a safety function of a HIPERFACE DSL<sup>®</sup> motor feedback system shall implement cyclic cross-check of position values of Safe Channels 1 and 2 whenever a safety related information is used.

# NOTICE

!

1

Due to the pysically different position measurements, a deviation between the safe positions of Safe channel 1 and 2 can occur. The permissible deviation is provided in the operating instructions. If no such value is provided, the permissible deviation should be assumed to be 2.

# NOTICE

The user is allowed to increase the permissible deviation between the safe positions of Safe channel 1 and 2 in their application. However, in such a case the safety related accuracy needs to be re-calculated accordingly. This means, the safety related accuracy is then equal to the chosen deviation plus the standard position accuracy.

### 8.6.3 Monitoring of the position checksum

Most communication errors in data transmission between the motor feedback system and the controller are revealed by the position checksum. This checksum is transmitted along with the position status and the position value in either Safe Channel 1 or 2.

The checksums for each individual position value transmission are evaluated in the "DSL Master" IP Core. As the IP Core does not have two channels, the correct operating principle of the checksums algorithm must be externally monitored.

The checksums from both channels (see chapter 3.2, chapter 3.3) of the HIPERFACE DSL<sup>®</sup> system must be read cyclically via interface Safe 1 and Safe 2 and checked for the correct values.

Monitoring of both checksums must be carried out using a cycle time that corresponds with the specific Test Rate (see individual product manual).



### DANGER

If monitoring of the checksum indicates an error, it must be assumed that fault identification from the checksum is no longer functioning correctly. The controller must go to the safe condition of the drive system.

The checksum of Safe Channel 1 can be read via Safe 1 interface from the POSCRC checksum register (see manual for HIPERFACE DSL<sup>®</sup>, chapter 6.5.16).

The checksum of Safe Channel 2 can be read via Safe 2 interface from the POSCRC2 checksum register (see manual for HIPERFACE DSL<sup>®</sup>, chapter 6.6.5).

For monitoring the checksums, the associated position values must be read and the checksum algorithms checked as described in chapter 6.5.16 and chapter 6.6.5).

**SAFEDSLO09:** A motor controller unsing a safety function of HIPERFACE DSL motor feedback system shall implement a checksum confirmation of the safe channel 1 and safe channel 2. This check has to be performed whenever a safe information is used.

# 8.6.4 Test message: Test with incorrect checksum

#### 

Please note that this measure is only required for encoder families EKx36, EFx50. Newer DSL encoders do not support this function and  $ENC_ST0(2)$  "Test running" is always "0", as well as the STATUS2 (6), for the Safe Channel 2.

The checksums of the position transmitted in the Safe Channels 1 and 2 are used in the "DSL Master" and in the drive controller to detect communications errors.

To verify this diagnostic, the user must initiate tests that produce specific errors in the checksum generators.

Tests with incorrect checksums are initiated, in which "mail" messages are sent to the motor feedback system (see chapter 6.7.4). The expected response to a "mail" message must be at the control system within 75 msec.

Test messages for tests with incorrect checksum must be started cyclically with a frequency that corresponds to the specific Test Rate (see individual product manual).



If a response to a test message is not received within 75 msec from the control system, it must be assumed that the checksum generation or the communications are no longer functioning correctly. The controller must go to the safe condition of the drive system

The following test messages must be started cyclically in sequence:

| Test # | "Mail" message | Expected response                                                                                                                                                                                                    |
|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6      | 06h            | Within 75 msec:                                                                                                                                                                                                      |
|        |                | <ul> <li>Online Status 1: set bits "SSUM" and "SCE".</li> <li>Register SAFE_SUM: set bit "SSUMO".</li> <li>Register ENC_STO: set bit "Test running".</li> <li>CRC Channel 1 does not match position value</li> </ul> |
|        |                | After the test:                                                                                                                                                                                                      |
|        |                | Reset register ENC_ST0.                                                                                                                                                                                              |
| 8      | 08h            | Within 75 msec:                                                                                                                                                                                                      |
|        |                | <ul> <li>Online Status 2: set bit "SUM2" and "SCE2".</li> <li>Status 2: set bit "TEST2".</li> <li>CRC Channel 2 does not match position value</li> </ul>                                                             |

| Table 56: Test message: Test with incorrect che | cksum |
|-------------------------------------------------|-------|
|-------------------------------------------------|-------|

# i NOTE

To ensure that SSUM is not missed after Test #6, the following steps have to be considered:

- Wait for POSTX="11" where both SUM & SCE should be asserted
- Wait for POSTX="10"
- Read SSUM and SCE from Online Status 1

# WARNING

Should SCE only got asserted, wait for the subsequent POSTX="11" again to get also SUM asserted.

# NOTE

<sup>7</sup> To ensure that SUM2 is not missed after Test #8, the following steps have to be considered:

- Wait for POSTX="11"
- Wait for POSTX="10"
- Read SUM2 from Online Status 2
- Wait for POSTX="11"
- Read SCE2 from Online Status 2

**SAFEDSL010**: A motor controller using a safety function of a HIPERFACE DSL<sup>®</sup> motor feedback system (limited to product families EKx36 or EFx50) shall implement cyclic request of incorrect checksum tests in Safe Channels 1 and 2 within Test Rate.

### 8.6.5 Shaft connection

The mechanical connection between the motor shaft and the encoder shaft is of particular importance for safety applications. In accordance with IEC 61800-5-2:2007, table D.16, fault exclusion for loss of the shaft connection is claimed. To fulfill this claim specific assembly requirements are needed during mounting the encoder shaft to the motor shaft.

External plausibilization of the sensor information can be helpful for increasing diagnostic coverage of the safe sensor regarding unexpected bearing failure (e.g. due to difficult operating conditions, borderline load and the like).

Details for the shaft connection for a particular HIPERFACE DSL<sup>®</sup> encoder type are set out in the related data sheet or operating instructions.

**SAFEDSL011**: When mounting a HIPERFACE DSL<sup>®</sup> motor feedback system for use in safety functions the mechanical connection of the shaft shall fulfill all requirements set out in the product operating instructions.

### 8.6.6 Housing connection

The mechanical connection between the motor housing and the encoder housing is of particular importance for safety applications. In accordance with IEC 61800-5-2:2007, table D.16, fault exclusion for loss of the housing connection is claimed. To fulfill this claim specific assembly requirements are needed during mounting the encoder housing to the motor housing.

Details for the housing connection for a particular HIPERFACE DSL<sup>®</sup> encoder type are set out in the related data sheet or operating instructions.

**SAFEDSL012**: When mounting a HIPERFACE DSL<sup>®</sup> motor feedback system for use in safety functions the mechanical connection of the housing shall fulfill all requirements set out in the product operating instructions.



WARNING

The assembly instructions in the data sheet or in the operating instructions are safety related and must be strictly adhered to. Assembly personnel must be qualified to carry out the assembly and documentation correctly.

### 8.6.7 User parameterization

In general, the design of the HIPERFACE DSL® system does not permit the user to set the parameters of the interface () or the encoder in a way that limits safety functions.

Incorrect parameterization or errors in the transmission of the parameterization to the IP Core may, however, switch off communications permanently, or lead to interference in the data transmission between the encoder and controller.

### **Communication control**

Every transmission to the system control register (00h) by the "DSL Master" IP Core must be followed by a read back of the PRST and MRST bits and subsequent comparison of the values.

### Interrupt control

The interrupt output (interrupt\_s) of the IP Core cannot be used to report safety related error conditions to the controller (see chapter 5.5.3) as safety related testing of the output is not possible.

**SAFEDSL014**: A motor controller using a safety function of a HIPERFACE DSL<sup>®</sup> motor feedback system shall not use the interrupt output "interrupt\_s" for safety-related tasks.

### Synchronization control

If the HIPERFACE DSL<sup>®</sup> system is operated in the SYNC mode (the usual case for drive applications), the controller clock signal that is given at the IP Core synchronization input (SYNC) must match the value of the synchronization control register (01h). The instructions in chapter 7.3.3 must be followed.

**SAFEDSL015:** A motor controller using a safety function of a HIPERFACE DSL® motor feedback system shall verify the timing of the safety update cycle when caclulating derived values such as speed and acceleration.

# NOTE

i

When using HDSL in synchronous mode, the POSTX signals can be used to check if the updates match the synchronization input (SYNC) and the synchronization control regigster (01h).

### "Set Position" function

Individual HIPERFACE DSL<sup>®</sup> product types implement either the "Set Position" (resource 101h) function or the "Factory Settings" (resource 108h) function. User parameterization of these functions affects the "Safe Absolute Position" safety function.



A write access to the "Set Position" or "Factory Settings" function causes the absolute position value given by the encoder to shift. Improper usage of this function may lead to loss of motor commutation or unwanted movement of the motor.

If the "Set Position" or "Factory Settings" function is used, a back reading of the absolute position must follow and verification that the new, shifted position is correct.

**SAFEDSL016**: A motor controller using a safety function of a HIPERFACE DSL<sup>®</sup> motor feedback system shall verify correct absolute position after using the functions "Set Position" (101h) or "Factory Settings" (108h).



### CAUTION

No synchronization is planned for movements currently in progress. These functions may only be used when the encoder shaft is static.

### "User Defined Encoder Index" function

Individual HIPERFACE DSL<sup>®</sup> product types implement the "User Defined Encoder Index" function (resource 109h). User parameterization of this function affects every safety function in the drive systems that operate several axes with HIPERFACE DSL<sup>®</sup> encoders in one logic component.

The user defined encoder index allows definitive addressing of an encoder in a multiaxis system, so that a fault in the logic component leading to an addressing failure between axes can be detected.

Please note that the "User Defined Encoder Index" must be set by the drive application, as it uses a long message.

If the "User Defined Encoder Index" is used, this must be followed by carrying out a reset (resource 100h) or a cold start of the encoder to validate the new encoder index. Then, the values of the "User Defined Encoder Index" (resource 109h) and the encoder index value in the register ENC\_ID must be read out and checked against the desired index values.



# DANGER

The unique allocation of user defined encoder indices to multiple encoders in a multi axis drive is not checked by either the encoders or by the IP Cores. After allocation of the indices, it must be verified that unique values are present and that the various axes are addressed as desired.

**SAFEDSL017:** A motor controller implementing more than one "DSL Master" IP core in one FPGA and using HIPERFACE DSL® safety functions shall program a unique user defined encoder index to each connected motor feedback system and verify correct assignment by reading back the index of each motor feedback system in the register "ENC\_ID" during deployment of a servo system.

### 8.6.8 Multiple Axis Implementation

If the DSL interface ("DSL Master" IP Core) for multiple drives is installed several times into a logic component (FPGA), hardware errors within the logic component may lead to incorrect addressing of various DSL interfaces.

In order to overcome these errors, each DSL interface must be addressed uniquely and it must be ensured that whenever a safety relevant information is used, the source address is checked for correctness.

**SAFEDSL022:** A motor controller implementing more than one "DSL Master" IP cores in one FPGA and using HIPERFACE DSL<sup>®</sup> safety functions, shall ensure correct addressing of interfaces (axis) and shall verify the source of data each time safety relevant data is used.

Solution for fulfilling the requirement from above may vary depending on customer implementation. However, for this purpose the following methods are provided and may be used:

Method 1 "Ping" - supported by all encoders.

After every switch on, the user must read out the unique addressing index for a DSL interface (see "Encoder ID", page 48) and compare it with the expected value.

During operation the user must call up the unique addressing index for a DSL interface each time safety related information (position, status, CRC) is read out. The index must correspond with the expected value.

After every switch on, the unique index must be saved in the "PING" register of the encoder and be read back cyclically from there. Calling up this value is done via a "short message".

Method 2 "Incorporated" - supported by specific encoders.

An Encoder Index Incorporation function is available, enabling the incorporation of the chosen encoder index into the encoder's Safe Position 2 information, lowest 4 bits. After every switch on, the user must read out the unique encoder index for a DSL interface (see "Encoder ID", page 48) and compare it with the expected value.

When the function is enabled, the lowest 4 bits of the Safe Position 2 represent the encoder index and remain unchanged in every Safe Position 2 frame. This gives the possibility to receive the axis identification within each frame. During operation the user must cross-check this value with the expected axis identification, each time a safety relevant information (position, status, CRC) is used. Due to the fact that Safe Position 2 is inverted information, also the set encoder index will be transmitted inverted. This has to be processed properly by the user.

Function parametrization is possible through an RID 111h. Please refer to chapter 9.6.9 for more details.

# 8.7 Recommended software architecture

The variety of measures required is usually done on processor based systems. In particular, the hardware architecture for SIL2 and SIL3 applications will often require three separate processors.

The following recommendation for software architecture is based on this assumption.

### 8.7.1 Processor interfaces

The figure below shows the recommended interface assignment for the IP Core with two serial interfaces and an additional parallel/serial interface.





The table below lists the signals used here:

| Table | 57: | Interface | assignmen | t signals |
|-------|-----|-----------|-----------|-----------|
|       |     |           |           |           |

| Signal name      | Function                                                                                                       |
|------------------|----------------------------------------------------------------------------------------------------------------|
| PWR              | Processor voltage supply                                                                                       |
| CLK              | Processor clock signal                                                                                         |
| RST              | Processor reset signal                                                                                         |
| interrupt_s      | IP Core DSL Master output                                                                                      |
| drive interface  | IP Core DSL Master interface: fast position and process data Process data                                      |
| safe 1 interface | IP Core DSL Master interface: Safe Channel 1 position, safety relevant errors and messages.                    |
| safe 2 interface | IP Core DSL Master interface: Safe Channel 2 position, safety relevant errors from Safe Channel 2.             |
| SPI PIPE         | IP Core DSL Master interface: SensorHub pipeline SPI (optional)                                                |
| SYNC control     | Either the SYNC signal directly or a control signal used for the generation of SYNC (IP Core DSL Master input) |
| Cross check 1    | Status checks of processor 2, carried out by processor 1                                                       |
| Cross check 2    | Status checks of processor 1, carried out by processor 2                                                       |

| Signal name        | Function                                                |
|--------------------|---------------------------------------------------------|
| motor control loop | Only the drive processor feeds the motor control loop.  |
| ST01               | Controller processor 1: Safe Torque Off 1 output signal |
| ST02               | Controller processor 2: Safe Torque Off 2 output signal |

The proposed architecture assumes that each processor uses up one of the available position channels of the HIPERFACE  $DSL^{(\! 8\!)}$  system.

### 8.7.2 Software modules

In this section, the software modules are portrayed that should be installed in the controller processors to provide the relevant safety measures.

The figure below shows the modules in the form of various tasks.



Figure 38: Task processor controller 1 and 2

Controller processor 1 is responsible for the following tasks:

- Safe Position 1: Cyclic determination of the safe position for Channel 1 of the HIPERFACE DSL<sup>®</sup> system and quick comparison with processor 2. If an error is detected, Error Handler 1 is started. Safe position 1 must be determined sufficiently quickly for Error Handler 1 to be processed within the error reaction time specified for the controller application.
- Encoder test: Cyclic diagnostic of the HIPERFACE DSL® system. Erroneous results initiate Error Handler 1.

Controller processor 2 is responsible for the following tasks:

- Safe Position 2: Cyclic determination of the safe position for Channel 2 of the HIPERFACE DSL<sup>®</sup> system and quick comparison with processor 1. If an error is detected, Error Handler 2 is started. Safe position 2 must be determined sufficiently quickly for Error Handler 2 to be processed within the error reaction time specified for the controller application.
- Test monitoring: Monitoring of the time sequence of the encoder tests of processor 1. Erroneous results initiate Error Handler 2.

The figures below show example implementations of the tasks in the form of flow diagrams.



Figure 39: Tasks Position 1 and Position 2



Figure 40: Task Error Handler 1



Figure 41: Task Error Handler 2



Figure 42: Task Encoder Test



Figure 43: Task Test Monitoring

# 9 Motor feedback system resources

The resources of a DSL motor feedback system make up most of the functions of the sensor.

"Long message" transactions enable access to all resources installed in a DSL motor feedback system. Examples of resources are the values for encoder designation, function and fault monitoring, sensor administration or the storage of user-defined data (i.e. electronic type label).

#### 

It should be noted that for motor feedback system process values, i.e. position and rotation speed values, separate access mechanisms apply (see chapter 7.3 and chapter 7.4).

The resources installed in a DSL motor feedback system are accessible via the resources database (RDB). A "long message" is always aimed at an individual RDB entry.

The resources set out in this section describe the normal functions of a DSL motor feedback system. The actual resources installed in individual DSL motor feedback systems are given in the appropriate data sheets.

# 9.1 Access to resources

Access to the resources of a DSL motor feedback system is possible in two ways. This section also describes how resource definitions can be read by "direct access".

### 9.1.1 Access by means of an index

Each individual resource is defined by a unique resource index (RID).

A "long message" can be directed at the associated resource by using the RID as the address characteristic (see chapter 6.5.18).

If a resource is accessed via direct access, the resource definition is returned (see chapter 9.1.3).

# 9.1.2 Access using the tree

The resources database (RDB) is structured in the form of a tree. This enables access to a resource by referencing, in which the access begins with a root resource that returns an indicator to other resources. figure 44 shows this tree structure.

Starting at the "root node" resource with the resource index RID=000h, a read access returns the addresses of the linked nodes. By progressing recursively through further nodes, it is possible to access all levels of the tree.



Figure 44: Tree structure of the resources database

The characteristics of a "long message" for reading a linked node are listed in table 58 *Table 58: Parameters for node access.* 

| Characteristic | Value | Description |
|----------------|-------|-------------|
| DATA           | -     | -           |
| R/W            | 1     | Read        |
| 0/N            | 1     | Offset      |
| D/I            | 1     | Indirect    |

| Characteristic | Value    | Description                       |
|----------------|----------|-----------------------------------|
| LEN            | 1        | 2 bytes                           |
| ADD            | Variable | Calling node                      |
| OFF ADD        | Variable | Ordinal number of the linked node |

The value stored in **OFF ADD** shows the ordinal number of the linked node, the resource identification of which should be returned. The ordinal number is given in the following list of all resources.

The result of this "long message" transaction is the resource index (RID) of the resource requested.

The resources data is described in detail in the resources list (see chapter 9.1.3).

### 9.1.3 Direct access

The defining values of a resource can be read from the DSL encoder by direct access (see chapter 7.6.2).

These defining values consist of a readable description of the resource (max. 8 characters), the data length, the access rights, a value for time overrun and the data type of the resource.

The desired value is selected by the user by setting a corresponding offset address.

Please note that for different encoders the time overrun values can be different. Therefore it is recommended to check the time overrun values prior to reading.

table 59 below sets out all possible access methods (direct and indirect) and their associated values.

| Resource type<br>(see chapter 9.2) | Access                | Offset<br>address | Data                       | Note                         |
|------------------------------------|-----------------------|-------------------|----------------------------|------------------------------|
| Node                               | Direct read-          | 0/none            | Resource name              | e.g. "ROOT"                  |
|                                    | ing                   | 1                 | Resource data length       | 0002h (2bytes)               |
|                                    |                       | 2                 | Read access level          | e.g. 0 for access level<br>0 |
|                                    | Indirect read-<br>ing | 3                 | Write access level         | e.g. 2 for access level 2    |
|                                    |                       | 4                 | Time overrun               | e.g. 46h for 70 ms           |
|                                    |                       | 5                 | Data type                  | 00h for node indica-<br>tor  |
|                                    |                       | 0                 | Number of linked nodes     | e.g. 5                       |
|                                    |                       | 1                 | RID of the 1st linked node | e.g. 001h                    |
|                                    |                       |                   |                            |                              |

Table 59: Different methods of resource access

| Resource type<br>(see chapter 9.2) | Access                  | Offset<br>address | Data                 | Note                              |
|------------------------------------|-------------------------|-------------------|----------------------|-----------------------------------|
| All remaining                      | Direct read-            | 0/none            | Resource name        | e.g. "ENCTYPE"                    |
|                                    | ing                     | 1                 | Resource data length | e.g. 02h for 2 bytes              |
|                                    |                         | 2                 | Read access level    | e.g. 0 for access level<br>0      |
|                                    |                         | 3                 | Write access level   | e.g. 2 for access level 2         |
|                                    |                         | 4                 | Time overrun         | e.g. 46h for 70 ms                |
|                                    |                         | 7FFFh             | Time overrun 2       | e.g. 03E8h for 1000<br>ms         |
|                                    |                         | 5                 | Data type            | e.g. 04h for 16 bits,<br>unsigned |
|                                    | Indirect read/<br>write | Variable          | Resource value       | See chapter 9.2                   |

NOTE

i

i

Whenever time overrun value is FFh, it means that the overrun time is greater than 255 ms. In these cases the real value can be read via the time overrun 2 access. Please note that the time overrun 2 access is not available if the overrun time is smaller than 255 ms.

# NOTE

It should be noted that individual device families of the DSL motor feedback systems can contain different resources. The list of available resources is published in the device data sheet.

In the following resources list all those resources that are mandatory features of all existing and future DSL motor feedback systems are indicated as such. For maximum compatibility between DSL components it is recommended that use of optional resources is based on an architecture where the presence of the optional resource is determined before actually accessing the resource. The presence query can be made with "direct access".

# i NOTE

It should be noted that the defining values of the resources that have been laid down in a motor feedback system have priority over the values published in this manual.

# 9.2 Resources list

The following sections contain possible resources installed in a DSL motor feedback system.

#### 

It should be noted that the motor feedback system position and rotation speed values are process values and access to these values is different from access to general resources (see chapter 7.3 and chapter 7.4).

All resources are indicated using the "long message" characteristics that are valid for access (see chapter 7.6.2).

In addition, the definitions from the resources database (RDB) for each resource are described. These definitions are used to indicate the following resource properties:

# i NOTE

For different motor feedback systems the time overrun values can be different. Therefore it is recommended to check the time overrun values prior to reading.

| RDB definition | Data area                | Description                                                                                                               |
|----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------|
| RID            | 0 - 1023<br>000h to 3FFh | Resources index: Is used as an address characteristic in a "long message".                                                |
| Size           | 0 - 32767<br>0 to 7FFFh  | Length of the resources data in bytes. Defines the area that can be used when accessing offset basis in a "long message". |
| R              |                          | Read access:                                                                                                              |
|                | 0                        | Read possible for all.                                                                                                    |
|                | 1                        | For read, the "operator" access level is required.                                                                        |
|                | 2                        | For read, the "maintenance" access level is required.                                                                     |
|                | 3                        | For read, the "authorized client" access level is required.                                                               |
|                | 4                        | For read, the "service" access level is required.                                                                         |
|                | 15                       | No read access possible.                                                                                                  |
| W              |                          | Write access:                                                                                                             |
|                | 0                        | Write possible for all.                                                                                                   |
|                | 1                        | For write, the "operator" access level is required.                                                                       |
|                | 2                        | For write, the "maintenance" access level is required.                                                                    |
|                | 3                        | For write, the "authorized client" access level is required.                                                              |
|                | 4                        | For write, the "service" access level is required.                                                                        |
|                | 15                       | No write access possible.                                                                                                 |
| Time overrun   | 0 - 254                  | Resources access time overrun in milliseconds. If the DSL                                                                 |
|                |                          | system does not react to a "long message" within this period,                                                             |
|                |                          | then there is probably a processing error.                                                                                |
|                | 255                      | The resource needs more than 254 ms for processing or the                                                                 |
|                |                          | time overrun is not deterministic.                                                                                        |
| Resource       | 00h                      | Node indicator (index, 16 bit)                                                                                            |
| data type      | 01h 02h                  | Void (no data)<br>Bit (1 = true/0 = false)                                                                                |
|                | 03h                      | 8 bit, unsigned                                                                                                           |
|                | 04h                      | 16 bit, unsigned                                                                                                          |
|                | 05h                      | 32 bit, unsigned                                                                                                          |
|                | 06h                      | 64 bit, unsigned                                                                                                          |
|                | 07h                      | 8 bit, with sign                                                                                                          |
|                | 08h                      | 16 bit, with sign                                                                                                         |
|                | 09h                      | 32 bit, with sign                                                                                                         |
|                | OAh                      | 64 bit, with sign                                                                                                         |
|                | OBh                      | String (character chain)                                                                                                  |
|                | 10h to 4Fh               | Data structure with data length 0 to 63 bytes                                                                             |

Table 60: Definitions of the resources database.

If the size of a resource gives a higher byte total than the data type needs, then it is an array of the data type given.

## 9.3 Node

All resources of a DSL motor feedback system have a logical tree structure (see chapter 9.1.2). This arrangement is structured with node resources.

An indirect read access to a node returns the address of a linked node or a linked resource. For this, an offset must be given to determine the type of information:

Table 61: Indirect read access to nodes.

| Offset | Value                        |
|--------|------------------------------|
| 0      | Number of linked nodes n     |
| 1      | RID of the first linked node |
|        |                              |
| n      | RID of the n-th linked node  |

### 9.3.1 Root node

The root node is the uppermost resource of the tree structure for the address (RID) 000h.

All nodes representing different resource groups are accessible from the root node. Direct read access to the root node returns the defining values:

Table 62: Root node defining values

| Defining value     | Offset | Value                |
|--------------------|--------|----------------------|
| RID                |        | 000h                 |
| Resource name      | 0      | "ROOT"               |
| Data size          | 1      | 2                    |
| Read access level  | 2      | 0                    |
| Write access level | 3      | 15                   |
| Time overrun       | 4      | product-specific     |
| Data type          | 5      | 00h – node indicator |
| Mandatory          |        | yes                  |

Indirect read access to root nodes returns information on linked nodes (see table 61).

### 9.3.2 Identification node

The identification node contains indicators to all resources associated with designations in the motor feedback system ("electronic type label").

Direct read access to the designation node returns the defining values:

Table 63: Identification node defining values.

| Defining value     | Offset | Value                |
|--------------------|--------|----------------------|
| RID                |        | 001h                 |
| Resource name      | 0      | "IDENT"              |
| Data size          | 1      | 2                    |
| Read access level  | 2      | 0                    |
| Write access level | 3      | 15                   |
| Time overrun       | 4      | product-specific     |
| Data type          | 5      | 00h – node indicator |
| Mandatory          |        | yes                  |

Indirect read access to the identification node returns information on linked nodes (see table 61).

### 9.3.3 Monitoring node

The monitoring node contains indicators to all resources associated with monitoring in the motor feedback system (e.g. temperature control).

Direct read access to the monitoring node returns the defining values:

Table 64: Monitoring node defining values.

| Defining value     | Offset | Value                |
|--------------------|--------|----------------------|
| RID                |        | 002h                 |
| Resource name      | 0      | "MONITOR"            |
| Data size          | 1      | 2                    |
| Read access level  | 2      | 0                    |
| Write access level | 3      | 15                   |
| Time overrun       | 4      | product-specific     |
| Data type          | 5      | 00h – node indicator |
| Mandatory          |        | yes                  |

Indirect read access to the monitoring node returns information on linked nodes (see table 61).

### 9.3.4 Administration node

The administration node contains indicators to all resources associated with administration in the motor feedback system (e.g. reset, determining access level).

Direct read access to the administration node returns the defining values:

Table 65: Administration node defining values.

| Defining value     | Offset | Value                |
|--------------------|--------|----------------------|
| RID                |        | 003h                 |
| Resource name      | 0      | "ADMIN"              |
| Data size          | 1      | 2                    |
| Read access level  | 2      | 0                    |
| Write access level | 3      | 15                   |
| Time overrun       | 4      | product-specific     |
| Data type          | 5      | 00h – node indicator |
| Mandatory          |        | yes                  |

Indirect read access to the administration node returns information on linked nodes (see table 61).

### 9.3.5 Counter node

The counter node contains indicators to all resources associated with the user- defined counter.

Direct read access to the counter node returns the defining values:

Table 66: Counter node defining values.

| Defining value | Offset | Value     |
|----------------|--------|-----------|
| RID            |        | 004h      |
| Resource name  | 0      | "COUNTER" |

| Defining value     | Offset | Value                |
|--------------------|--------|----------------------|
| Data size          | 1      | 2                    |
| Read access level  | 2      | 0                    |
| Write access level | 3      | 15                   |
| Time overrun       | 4      | product-specific     |
| Data type          | 5      | 00h – node indicator |
| Mandatory          |        | yes                  |

Indirect read access to the counter node returns information on linked nodes (see table 61).

# 9.3.6 Data storage node

The data storage node contains indicators to all resources associated with the user defined data storage.

Direct read access to the data storage node returns the defining values:

Table 67: Data storage node defining values.

| Defining value     | Offset | Value                |
|--------------------|--------|----------------------|
| RID                |        | 005h                 |
| Resource name      | 0      | "DATA"               |
| Data size          | 1      | 2                    |
| Read access level  | 2      | 0                    |
| Write access level | 3      | 15                   |
| Time overrun       | 4      | product-specific     |
| Data type          | 5      | 00h – node indicator |
| Mandatory          |        | yes                  |

Indirect read access to the data storage node returns information on linked nodes (see table 61).

### 9.3.7 SensorHub node

The SensorHub node contains indicators to all resources associated with the identification and actuation of external sensors.

Direct read access to the SensorHub node returns the defining values:

Table 68: Data storage node defining values.

| Defining value     | Offset | Value                |
|--------------------|--------|----------------------|
| RID                |        | 006h                 |
| Resource name      | 0      | "SENSHUB"            |
| Data size          | 1      | 2                    |
| Read access level  | 2      | 0                    |
| Write access level | 3      | 15                   |
| Time overrun       | 4      | product-specific     |
| Data type          | 5      | 00h – node indicator |
| Mandatory          |        | yes                  |

Indirect read access to the SensorHub node returns information on linked nodes (see see table 61, page 130).

# 9.4 Identification resources

The identification resources of the DSL motor feedback system contain the encoder electronic type label.

### 9.4.1 Type of encoder

The type of encoder describes the basic functionality of the motor feedback system. Direct read access to the type of encoder returns the defining values:

| Table 69: Defining values for type of encoder. | Table 69: | Defining | values | for type | of encoder. |
|------------------------------------------------|-----------|----------|--------|----------|-------------|
|------------------------------------------------|-----------|----------|--------|----------|-------------|

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 080h                   |
| Resource name      | 0      | "ENCTYPE"              |
| Data size          | 1      | 2                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 Bit, unsigned |
| Mandatory          |        | yes                    |

The following table contains the possible values for the type of encoder and their meaning.

Table 70: Definition of the type of encoder.

| Value (dec.) | Value (hex.) | Type of encoder                   |
|--------------|--------------|-----------------------------------|
| 0            | 00 00h       | Rotary encoder, bipolar counting  |
| 1            | 00 01h       | Linear encoder, bipolar counting  |
| 2            | 00 02h       | Rotary encoder, unipolar counting |
| 3            | 00 03h       | Linear encoder, unipolar counting |

For this resource, access to the offset base is not meaningful as the size of the resource data is smaller than the maximum for a "long message" transaction.

Table 71: Read type of encoder.

| Transaction       | Registe           | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|-------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO        | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                   |            |            |            |            |            |            |            | 54       | 80       | 00       | 00       | 01      |
| Wait for FREL = 1 |                   |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Type of<br>encode |            |            |            |            |            |            |            |          |          |          |          |         |

# 9.4.2 Resolution

The resolution value defines the number of steps per rotation of the encoder (rotary encoder) or the length of a measurement step in multiples of 1 nm (linear encoder).

Direct read access to resolution returns the defining values:

Table 72: Resolution defining values

| Defining value | Offset | Value |
|----------------|--------|-------|
| RID            |        | 081h  |

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| Resource name      | 0      | "RESOLUTN"             |
| Data size          | 1      | 4                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 05h – 32 bit, unsigned |
| Mandatory          |        | yes                    |

#### 

Response of resolution value "0" indicates that a non-binary encoder is connected. In that case the resolution information is available through the Sensor periods resource (RID 08Ah).

The resolution value is given as a 32 bit unsigned value.

For this resource, access to the offset base is not meaningful as the size of the resource data is smaller than the maximum for a "long message" transaction.

Table 73: Reading the resolution.

| Transaction       | Register   |            |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            |            |            | 58       | 81       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Resolu     | tion (3    | 2 bit)     |            |            |            |            |            |          |          |          |          |         |

## 9.4.3 Measurement range

The measurement range defines the number of coded rotations of the encoder (rotary encoders), or the coded measurement range in multiples of measurement steps (linear encoders).

Direct read access to measurement range returns the defining values:

Table 74: Resolution defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 082h                   |
| Resource name      | 0      | "RANGE"                |
| Data size          | 1      | 4                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 05h – 32 bit, unsigned |
| Mandatory          |        | yes                    |

The measurement range is given as a 32 bit unsigned value.

For this resource, access to the offset base is not meaningful as the size of the resource data is smaller than the maximum for a "long message" transaction.

Table 75: Reading the measurement range.

| Transaction       | Pogiet                        |            |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|-------------------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
| Transaction       | Regist                        | egister    |            |            |            |            |            |            |          |          | 1        |          |         |
|                   | PC_BUFFER0                    | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                               |            |            |            |            |            |            |            | 58       | 82       | 00       | 00       | 01      |
| Wait for FREL = 1 |                               |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Measurement range (32<br>bit) |            |            |            |            |            |            |            |          |          |          |          |         |

# 9.4.4 Type name

This resource indicates the type name of the encoder. The designation is stored in ASCII format with a maximum length of 18 characters. Unallocated characters are stored with the ASCII code 00h.

Direct read access to type name returns the defining values:

Table 76: Type name defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 083h             |
| Resource name      | 0      | "TYPECODE"       |
| Data size          | 1      | 18               |
| Read access level  | 2      | 0                |
| Write access level | 3      | 15               |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 0Bh - string     |
| Mandatory          |        | yes              |

It should be noted that to read the whole code designation requires up to three "long message" transactions, as a "long message" can only contain 8 bytes of data.

When accessing offset basis, the OFF ADD characteristic gives the first character of the type name to be returned in the "long message".

Table 77: Read type name.

| Transaction       | Registe    | Register                            |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|-------------------------------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1                          | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |                                     |            |            |            |            |            |            | 7C       | 83       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |                                     |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Charac     | ters 1                              | to 8 o     | f the t    | ype na     | ame        |            |            |          |          |          |          |         |
| Write             |            |                                     |            |            |            |            |            |            | 7C       | 83       | 00       | 08       | 01      |
| Wait for FREL = 1 |            |                                     |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Charac     | Characters 9 to 16 of the type name |            |            |            |            |            |            |          |          |          |          |         |
| Write             |            |                                     |            |            |            |            |            |            | 74       | 83       | 00       | 10       | 01      |
| Wait for FREL = 1 |            |                                     |            |            |            |            |            |            |          |          |          |          |         |

| Transaction | Register    |  |  |  |  |  |  |
|-------------|-------------|--|--|--|--|--|--|
| Read        | Characters  |  |  |  |  |  |  |
|             | 17 to 18 of |  |  |  |  |  |  |
|             | the         |  |  |  |  |  |  |
|             | type name   |  |  |  |  |  |  |

### 9.4.5 Serial number

This resource indicates the serial number of the encoder. The serial number is stored in ASCII format with a maximum length of 10 characters. Unallocated characters are stored with the ASCII code 00h.

Direct read access to serial number returns the defining values:

Table 78: Serial number defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 084h             |
| Resource name      | 0      | "SERIALNO"       |
| Data size          | 1      | 10               |
| Read access level  | 2      | 0                |
| Write access level | 3      | 15               |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 0Bh - string     |
| Mandatory          |        | yes              |

It should be noted that to read the whole serial number requires up to two "long message" transactions, as a "long message" can only contain 8 bytes of data.

When accessing offset basis, the OFF ADD characteristic gives the first character of the serial number to be returned in the "long message".

| Table | 79: | Reading | the | serial | number |
|-------|-----|---------|-----|--------|--------|
|-------|-----|---------|-----|--------|--------|

| Transaction       | Register                                           |            |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|----------------------------------------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO                                         | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                                                    |            |            |            |            |            |            |            | 7C       | 84       | 00       | 00       | 01      |
| Wait for FREL = 1 | Wait for FREL = 1                                  |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Charac                                             | ters 1     | to 8 o     | f the s    | erial r    | numbe      | er         |            |          |          |          |          |         |
| Write             |                                                    |            |            |            |            |            |            |            | 74       | 84       | 00       | 08       | 01      |
| Wait for FREL = 1 |                                                    |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Characters 9<br>to 10 of the<br>serial num-<br>ber |            |            |            |            |            |            |            |          |          |          |          |         |

### 9.4.6 Device version

This resource indicates the firmware and hardware version of the encoder. The firmware version is stored in ASCII format with a maximum length of 16 characters, the hardware version is in the same format with a maximum of 4 characters. Unallocated characters are stored with the ASCII code ''.

Direct read access to device version returns the defining values:

Table 80: Device version defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 085h             |
| Resource name      | 0      | "FWREVNO"        |
| Data size          | 1      | 20               |
| Read access level  | 2      | 0                |
| Write access level | 3      | 15               |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 0Bh - string     |
| Mandatory          |        | yes              |

It should be noted that to read the whole device version data requires up to three "long message" transactions, as a "long message" can only contain 8 bytes of data.

When accessing offset basis, the OFF ADD characteristic gives the first character of the device version to be returned in the "long message".

The device version is given in the following format:

Table 81: Definition of the device version

| Byte     | Description                              |
|----------|------------------------------------------|
| 0 to 15  | ASCII characters of the firmware version |
| 16 to 19 | ASCII characters of the hardware version |

Table 82: Reading the device version

| Transaction       | Registe          | er         |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO       | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                  |            |            |            |            |            |            |            | 7C       | 85       | 00       | 00       | 01      |
| Wait for FREL = 1 |                  |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Charac           | ters 1     | to 8 o     | f the f    | irmwa      | re ver     | sion       |            |          |          |          |          |         |
| Write             |                  |            |            |            |            |            |            |            | 7C       | 85       | 00       | 08       | 01      |
| Wait for FREL = 1 |                  |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Charac           | ters 9     | to 16      | of the     | firmw      | are ve     | ersion     |            |          |          |          |          |         |
| Write             |                  |            |            |            |            |            |            |            | 78       | 85       | 00       | 10       | 01      |
| Wait for FREL = 1 |                  |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Charac<br>hardwa |            |            |            |            |            |            |            |          |          |          |          |         |

# 9.4.7 Firmware date

This resource indicates the firmware date of the encoder. The firmware date is stored in ASCII format with a maximum length of 8 characters.

Direct read access to firmware date returns the defining values:

Table 83: Firmware date defining values

| Defining value | Offset | Value    |
|----------------|--------|----------|
| RID            |        | 086h     |
| Resource name  | 0      | "FWDATE" |
| Data size      | 1      | 8        |

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| Read access level  | 2      | 0                |
| Write access level | 3      | 15               |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 0Bh - string     |
| Mandatory          |        | yes              |

The firmware date is given in the following format:

Table 84: Firmware date definition

| Byte | Value        | Description                  |
|------|--------------|------------------------------|
| 7/6  | '00' to '99' | Firmware date year, i.e 20yy |
| 5    |              | Decimal point as separator   |
| 4/3  | '01' to '12' | Firmware date month          |
| 2    |              | Decimal point as separator   |
| 1/0  | '01' to '31' | Firmware date day            |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

Table 85: Reading the firmware date

| Transaction       | Registe    | Register                 |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|--------------------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1               | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |                          |            |            |            |            |            |            | 5C       | 86       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |                          |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Firmwa     | Firmware date "DD.MM.YY" |            |            |            |            |            |            |          |          |          |          |         |

### 9.4.8 EEPROM size

This resource indicates the total size of the non-volatile memory in the encoder available for storage of user data. The size of the EEPROM is given as an unsigned 16 bit value, which shows the number of bytes.

Direct read access to the EEPROM size returns the defining values:

Table 86: EEPROM size defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 087h                   |
| Resource name      | 0      | "EESIZE"               |
| Data size          | 1      | 2                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 Bit, unsigned |
| Mandatory          |        | yes                    |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

### Table 87: Reading the EEPROM size

| Transaction       | Registe       | tegister   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|---------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0    | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |               |            |            |            |            |            |            |            | 54       | 87       | 00       | 00       | 01      |
| Wait for FREL = 1 |               |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | EEPRO<br>size | М          |            |            |            |            |            |            |          |          |          |          |         |

## 9.4.9 Safe Channel 2 Resolution

This resource provides the possibility to read out the resolution of the Safe Channel 2.

Direct read access to Safe Channel 2 Resolution returns the defining values:

Table 88: Safe Channel 2 Resolution defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 089h                   |
| Resource name      | 0      | "VPOS2RES"             |
| Data size          | 1      | 4                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 05h – 32 bit, unsigned |
| Mandatory          |        | yes                    |

The resolution value is given as a 32 bit unsigned value. For this resource, access to the offset base is not meaningful as the size of the resource data is smaller than the maximum for a "long message" transaction.

Table 89: Reading the resolution

| Transaction                 | Registe           | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-----------------------------|-------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                             | PC_BUFFERO        | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write                       |                   |            |            |            |            |            |            |            | 58       | 89       | 80       | 00       | 01      |
| Wait for FREL = 1           | Wait for FREL = 1 |            |            |            |            |            |            |            |          |          |          |          |         |
| Read Resolution<br>(32 bit) |                   |            |            |            |            |            |            |            |          |          |          |          |         |

### 9.4.10 Sensor periods

The sensor periods resource defines the number of periods per rotation of the encoder. This resource is only used if the sensor periods differ from the system periods, in case of non-binary number of periods per turn. Based on this value the drive system is able to calculate the real position using the position value that is sent by the encoder.

Direct read access to Sensor periods returns the defining values:

Table 90: Sensor periods defining values

|                    | 8      |                              |
|--------------------|--------|------------------------------|
| Defining value     | Offset | Value                        |
| RID                |        | 08Ah                         |
| Resource name      | 0      | "SPERIODS"                   |
| Data size          | 1      | 8                            |
| Read access level  | 2      | 0                            |
| Write access level | 3      | 15                           |
| Time overrun       | 4      | product-specific             |
| Data type          | 5      | 18h - structure with 8 bytes |
|                    |        |                              |

The sensor periods value is a 8 byte structure containing the system periods as well as the system resolution.

Table 91: Sensor periods description

| Byte | Description       |
|------|-------------------|
| 01   | System periods    |
| 25   | System resolution |
| 67   | Reserved          |

Table 92: Sensor periods offset

| Offset | Length | Return values     |
|--------|--------|-------------------|
| 0000   | 2      | System periods    |
| 0002   | 4      | System resolution |
| 0006   | 2      | Reserved          |

# 9.5 Monitoring resources

The DSL motor feedback system monitoring resources indicate the current ambient values and their range limits as well as usage statistics and an error stack.

# 9.5.1 Temperature range

This resource indicates the minimum and maximum permitted values for the temperature of the DSL motor feedback system given in the product data sheet.

Direct read access to temperature range returns the defining values:

Table 93: Temperature range defining values

| Defining value     | Offset | Value                   |
|--------------------|--------|-------------------------|
| RID                |        | OCOh                    |
| Resource name      | 0      | "TEMPRNG"               |
| Data size          | 1      | 4                       |
| Read access level  | 2      | 0                       |
| Write access level | 3      | 15                      |
| Time overrun       | 4      | product-specific        |
| Data type          | 5      | 08h – 16 bit, with sign |
| Mandatory          |        | yes                     |

The temperature range values are stored as signed 16 bit values in the form of two's complements. The temperature value units are tenths of degrees Celsius (0.1  $^{\circ}$ C).

Examples of temperature range values:

Table 94: Examples of temperature ranges

| Temperature | Resource value (bin.) | Resource value (hex.) |
|-------------|-----------------------|-----------------------|
| 20.0 °C     | 0000 0000 1100 1000b  | 00C8h                 |
| 115.0 °C    | 0000 0100 0111 1110b  | 047Eh                 |
| -40.0 °C    | 1111 1110 0111 0000b  | FE70h                 |

The temperature range values are given in the following format:

Table 95: Temperature range definition

| Byte | Value          | Description                                     |
|------|----------------|-------------------------------------------------|
| 3/2  | -2730 to 10000 | Maximum permitted encoder temperature in 0.1 °C |
| 1/0  | -2730 to 10000 | Minimum permitted encoder temperature in 0.1 °C |

By accessing offset basis, only one of two temperature range values can be given.

Table 96: Selection of the temperature range offset

| Offset value | Length of the message | Return values                                |
|--------------|-----------------------|----------------------------------------------|
| 0000h        | 4                     | Temperature range minimum and maximum values |
| 0000h        | 2                     | Minimum temperature                          |
| 0002h        | 2                     | Maximum temperature                          |

Table 97: Reading the temperature range

| Transaction       | Registe    | Register   |              |               |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|--------------|---------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2   | PC_BUFFER3    | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |              |               |            |            |            |            | 58       | со       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |              |               |            |            |            |            |          |          |          |          |         |
| Read              | Min. te    | mp.        | Max.<br>temp | Max.<br>temp. |            |            |            |            |          |          |          |          |         |

### 9.5.2 Temperature

This resource indicates the current temperature of the DSL motor feedback system. The temperature is measured once per second.

If this relates to the temperature of the DSL motor feedback system, an error is indicated if the measured value is outside one or other of the range limits (see chapter 7.7.3, error group 3, error number 0).

Direct read access to temperature returns the defining values:

Table 98: Temperature defining values

| Defining value     | Offset | Value                   |
|--------------------|--------|-------------------------|
| RID                |        | 0C1h                    |
| Resource name      | 0      | "TEMPRTUR"              |
| Data size          | 1      | 2                       |
| Read access level  | 2      | 0                       |
| Write access level | 3      | 15                      |
| Time overrun       | 4      | product-specific        |
| Data type          | 5      | 08h – 16 bit, with sign |
| Mandatory          |        | yes                     |

The temperature value is stored as a signed 16 bit two's complement. The temperature value units are tenths of degrees Celsius (0.1 °C). The temperature value is given in the following format:

### Table 99: Temperature definition

| Byte | Value          | Description                         |
|------|----------------|-------------------------------------|
| 1/0  | -2730 to 10000 | Current temperature value in 0.1 °C |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

Table 100: Reading the encoder temperature

| Transaction       | Registe           | er         |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|-------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO        | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                   |            |            |            |            |            |            |            | 54       | C1       | 00       | 00       | 01      |
| Wait for FREL = 1 | Wait for FREL = 1 |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Encode<br>temper  |            |            |            |            |            |            |            |          |          |          |          |         |

### 9.5.3 Sensor monitor range

This resource indicates the minimum and maximum permitted values for product-specific sensor monitoring. The availability and type of sensor monitoring will be documented in the product data sheet.

Typical sensor monitoring includes measurement of the sender current for optical encoders.

Direct read access to sensor monitor range returns the defining values:

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 0C2h             |
| Resource name      | 0      | product-specific |
| Data size          | 1      | product-specific |
| Read access level  | 2      | 0                |
| Write access level | 3      | 15               |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | product-specific |
| Mandatory          |        | no               |

Resource name, data size, data type, and data format are specified in the product data sheet.

### 9.5.4 Sensor monitor

This resource indicates the current value of a product-specific sensor monitoring. The availability and type of sensor monitoring will be documented in the product data sheet.

Typical sensor monitoring includes measurement of the sender current for optical encoders.

The frequency of sensor monitoring is specified in the product data sheet. It is recommended to monitor long-term trends of the sensor monitor value against permitted minimum and maximum values. This allows determining if a product nears end of life-time and needs to be replaced.

If the measured sensor monitor value is outside either one of the range limits, an error is indicated (see chapter , error group 3, error number 1).

Direct read access to sensor monitor returns the defining values:

Table 101: Sensor monitor defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 0C3h             |
| Resource name      | 0      | product-specific |
| Data size          | 1      | product-specific |
| Read access level  | 2      | 0                |
| Write access level | 3      | 15               |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | product-specific |
| Mandatory          |        | no               |

Resource name, data size, data type, and data format are specified in the product data sheet.

### 9.5.5 Supply voltage range

This resource indicates the minimum and maximum permitted values for the internal supply voltage for the DSL motor feedback system given in the product data sheet.

Direct read access to supply voltage range returns the defining values:

Table 102: Supply voltage range defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 0C4h                   |
| Resource name      | 0      | "SUPRANGE"             |
| Data size          | 1      | 4                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 Bit, unsigned |
| Mandatory          |        | no                     |

The values of the supply voltage range are stored as unsigned 16 bit values. The supply voltage units are 1 mV.

The values for the supply voltage range are given in the following format:

Table 103: Supply voltage range definition

| Byte | Value      | Description                                                     |
|------|------------|-----------------------------------------------------------------|
| 3/2  | 0 to 65535 | Maximum permitted internal supply voltage for the encoder in mV |
| 1/0  | 0 to 65535 | Minimum permitted internal supply voltage for the encoder in mV |

By accessing offset basis, only one of two supply voltage range values can be given.

Table 104: Offset selection for the supply voltage range

| Offset value | Length of the mes-<br>sage | Return values                                   |
|--------------|----------------------------|-------------------------------------------------|
| 0000h        | 4                          | Minimum and maximum value of the supply voltage |
| 0000h        | 2                          | Minimum supply voltage                          |
| 0002h        | 2                          | Maximum supply voltage                          |

Table 105: Reading the supply voltage range

| Transaction       | Registe           | er         |             |            |            |            |            |            |          |          |          |          |         |
|-------------------|-------------------|------------|-------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO        | PC_BUFFER1 | PC_BUFFER2  | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                   |            |             |            |            |            |            |            | 58       | C4       | 00       | 00       | 01      |
| Wait for FREL = 1 | Wait for FREL = 1 |            |             |            |            |            |            |            |          |          |          |          |         |
| Read              | Min. vo           | ltage      | Max.<br>age | volt-      |            |            |            |            |          |          |          |          |         |

### 9.5.6 Supply voltage

This resource indicates the supply voltage of a DSL motor feedback system. The supply voltage is measured every 10 msec.

If the measured supply voltage is outside either one of the range limits, an error is indicated (see chapter , error group 3, error number 2).

Direct read access to supply voltage returns the defining values:

Table 106: Supply voltage defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 0C5h                   |
| Resource name      | 0      | "SUPVOLT"              |
| Data size          | 1      | 2                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 Bit, unsigned |
| Mandatory          |        | no                     |

The value of the supply voltage is stored as an unsigned 16 bit value. The supply voltage units are 1 mV.

The supply voltage value is given in the following format:

Table 107: Supply voltage definition

| Byte | Value      | Description                          |
|------|------------|--------------------------------------|
| 1/0  | 0 to 65535 | Current encoder supply voltage in mV |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

Table 108: Reading the supply voltage

| Transaction       | Dedict            | ~ ~        |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|-------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
| Transaction       | Registe           | Register   |            |            |            |            |            |            |          |          |          |          |         |
|                   | PC_BUFFER0        | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                   |            |            |            |            |            |            |            | 54       | C5       | 00       | 00       | 01      |
| Wait for FREL = 1 | Wait for FREL = 1 |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Supply age        | volt-      |            |            |            |            |            |            |          |          |          |          |         |

# 9.5.7 Rotation speed range

This resource indicates the permitted maximum shaft rotation speed for rotary DSL motor feedback systems given in the product data sheet.

Direct read access to rotation speed range returns the defining values:

Table 109: Rotation speed range defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 0C6h                   |
| Resource name      | 0      | "SPEEDRNG"             |
| Data size          | 1      | 2                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 Bit, unsigned |
| Mandatory          |        | no                     |

The rotation speed range value is stored as a 16 bit unsigned value. The rotation speed value units are 1 rotation per minute (min<sup>-1</sup>).

It should be noted that the current rotation speed value is given as a process value in the "process data channel" (see chapter 7.3).

The rotation speed range value is given in the following format:

Table 110: Rotation speed range definition

| Byte | Value Description |                                                                       |  |  |  |  |  |  |  |
|------|-------------------|-----------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1/0  | 0 to 65535        | Maximum permitted rotation speed of the encoder in $\min^{\text{-}1}$ |  |  |  |  |  |  |  |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

Table 111: Reading the rotation speed range

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            |            |            | 54       | C6       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |

| Transaction | Register                 |  |  |  |  |  |  |
|-------------|--------------------------|--|--|--|--|--|--|
| Read        | Max. rota-<br>tion speed |  |  |  |  |  |  |

#### 9.5.8 Rotation speed

This resource indicates the shaft rotation speed of a rotary DSL motor feedback system. The rotation speed is measured once per second.

If the measured shaft rotation speed is outside either one of the range limits, an error is indicated (see table 48, error group 3, error number 3).

Direct read access to rotation speed returns the defining values:

Table 112: Rotation speed defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 0C7h                   |
| Resource name      | 0      | "SPEED"                |
| Data size          | 1      | 2                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 Bit, unsigned |
| Mandatory          |        | no                     |

The rotation speed value is stored as a 16 bit unsigned value. The rotation speed value units are 1 rotation per minute (min<sup>-1</sup>).

It should be noted that the rotation speed value is given synchronously with the DSL measurements trigger signal as a process value in the "process data channel" (see chapter 7.3). Process data

The rotation speed value is given in the following format:

Table 113: Rotation speed definition

| Byte | Value      | Description                                    |
|------|------------|------------------------------------------------|
| 1/0  | 0 to 65535 | Current rotation speed of the encoder in min-1 |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

Table 114: Reading the rotation speed

| Transaction       | Registe          | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO       | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                  |            |            |            |            |            |            |            | 54       | C7       | 00       | 00       | 01      |
| Wait for FREL = 1 |                  |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Rotatio<br>speed | on         |            |            |            |            |            |            |          |          |          |          |         |

#### 9.5.9 Acceleration range

This resource indicates the permitted minimum and maximum shaft acceleration for rotary DSL motor feedback systems given in the product data sheet.

Direct read access to acceleration range returns the defining values:

Table 115: Acceleration range defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 0C8h                   |
| Resource name      | 0      | "ACCRANGE"             |
| Data size          | 1      | 2                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 Bit, unsigned |
| Mandatory          |        | no                     |

The value of the acceleration range is stored as an unsigned 16 bit value. The acceleration value units are 1000 rad/s<sup>2</sup>.

It should be noted that the current acceleration value can be derived from the rotation speed process value in the "process data channel" (see chapter 7.3).

The acceleration range value is given in the following format:

Table 116: Acceleration range definition

| Byte | Value      | Description                                                                |
|------|------------|----------------------------------------------------------------------------|
| 1/0  | 0 to 65535 | Maximum permitted rotational acceleration of the encoder in 1000 $rad/s^2$ |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

Table 117: Reading the acceleration range.

| Transaction       | Registe           | er         |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|-------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO        | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |                   |            |            |            |            |            |            |            | 54       | C8       | 00       | 00       | 01      |
| Wait for FREL = 1 | Wait for FREL = 1 |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Max. a<br>eration |            |            |            |            |            |            |            |          |          |          |          |         |

### 9.5.10 Lifetime

This resource indicates the operating time and the observed number of shaft rotations for a DSL motor feedback system. For safety variants, the remaining encoder task lifetime is also indicated.

Direct read access to lifetime returns the defining values:

Table 118: Lifetime defining values

| Defining value     | Offset | Value                      |
|--------------------|--------|----------------------------|
| RID                |        | OCBh                       |
| Resource name      | 0      | "LIFETIME"                 |
| Data size          | 1      | 8 (12 for safety variants) |
| Read access level  | 2      | 0                          |
| Write access level | 3      | 15                         |

| Defining value | Offset | Value                  |
|----------------|--------|------------------------|
| Time overrun   | 4      | product-specific       |
| Data type      | 5      | 05h – 32 bit, unsigned |
| Mandatory      |        | no                     |

The number of shaft rotations of the product is determined based on an average rotation speed. The integration time lasts one second.

The values for operating time, remaining task lifetime and number of shaft rotations are all stored as unsigned 32- bit values. The operating time units and the remaining task lifetime are 1 minute. The values are stored every 20 minutes in a non-volatile memory.



#### CAUTION

If the remaining task lifetime falls to 0, the encoder continuously issues error message 22 (safety error). If this is the case, the encoder must be replaced.

Examples of time values:

Table 119: Examples of lifetime

| Duration  | Resource value (bin.)                    | Resource value (hex.) |
|-----------|------------------------------------------|-----------------------|
| 10 min    | 0000 0000 0000 0000 0000 0000 0000 1010b | 0000 000Ah            |
| 200 hours | 0000 0000 0000 0000 0010 1110 1110 0000b | 0000 2EE0h            |
| 5 years   | 0000 0000 0010 1000 0001 1001 1010 0000b | 0028 19A0h            |

The lifetime values are given in the following format:

Table 120: Lifetime definition

| Byte    | Value           | Description                        |
|---------|-----------------|------------------------------------|
| 11 to 8 | 0 to 4294967295 | Remaining task lifetime in minutes |
| 7 to 4  | 0 to 4294967295 | Number of shaft rotations          |
| 3 to 0  | 0 to 4294967295 | Operating time in minutes          |

By accessing offset basis, only one of the lifetime values can be given.

Table 121: Selection of the lifetime offset

| Offset value | Length of the mes-<br>sage | Return values             |
|--------------|----------------------------|---------------------------|
| 0000h        | 4                          | Operating time            |
| 0004h        | 4                          | Number of shaft rotations |
| 0008h        | 4                          | Remaining task lifetime   |

Table 122: Reading the lifetime

| Transaction       | Registe    | Register    |            |            |                                |            |            |            |          |          |          |          |         |
|-------------------|------------|-------------|------------|------------|--------------------------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1  | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4                     | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |             |            |            |                                |            |            |            | 7C       | СВ       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |             |            |            |                                |            |            |            |          |          |          |          |         |
| Read              | Operat     | rating time |            |            | Number of shaft rota-<br>tions |            |            |            |          |          |          |          |         |

# 9.5.11 Error log

This resource returns stored DSL motor feedback system error messages. Direct read access to error protocol returns the defining values:

Table 123: Error protocol defining values

| Defining value     | Offset | Value                         |
|--------------------|--------|-------------------------------|
| RID                |        | OCCh                          |
| Resource name      | 0      | "ERRORLOG"                    |
| Data size          | 1      | 16 per error protocol entry   |
| Read access level  | 2      | 0                             |
| Write access level | 3      | 15                            |
| Time overrun       | 4      | product-specific              |
| Data type          | 5      | 20h - structure with 16 bytes |
| Mandatory          |        | no                            |

As soon as the encoder identifies an error, this error is indicated to the frequency inverter application (see chapter 7.6). In addition, errors are stored in the non-volatile memory of the DSL motor feedback system.

In addition, those errors identified when the establishment of a connection to the frequency inverter application failed are also stored in the error protocol. This resource provides an overview of these errors.

A DSL motor feedback system can store 16 errors in its error protocol. If the total of errors recorded exceeds this number, the oldest entries are overwritten. The maximum number of error protocol entries can be found in the product data sheet.

# i NOTE

Depending on motor feedback system some faults might not be available for error log storage. This applies for faults that are diagnosed in hard realtime and directly transmitted on the DSL interface only.

# NOTE

i

It is recommended to read out the additional error code in byte 14. This additional error code is product specific and supports the SICK diagnostic capabilities

All errors are recorded with time information, and several process and condition values from the time at which the error occurred.

Error protocol entries are each stored in 16 bytes.

The values for the error protocol are given in the following format:

| Byte   | Value              | Description                                                |
|--------|--------------------|------------------------------------------------------------|
| 15     | 00 to FFh          | Error code (see table 49)                                  |
| 14     | 00 to FFh          | Additional error code                                      |
| 13/12  | 0                  | Reserved                                                   |
| 11/10  | 0 to 65535         | Rotation speed in min <sup>-1</sup> during the error       |
| 9/8    | 0 to 65535         | Internal supply voltage in mV during the error             |
| 7/6    | 0 to 65535         | Technology specific (optical, capacitive)                  |
| 5/4    | -2730 to 10000     | Temperature in 0.1 °C during the error                     |
| 3 to 0 | 0 to<br>4294967295 | Error time information (operating time or real-time stamp) |

All error protocol entries are stored sequentially and are accessible by giving the individual values for the offset address.

To give a complete error entry, two "long message" transactions must be carried out as a message can only contain 8 bytes.

# i NOTE

It should be noted that the highest offset address that can be given depends on the maximum number of error protocol entries for the particular product.

| Offset value | Length of the message | Return values                                    |
|--------------|-----------------------|--------------------------------------------------|
| 00 00h       | 8                     | Number of stored error messages                  |
| 00 01h       | 8                     | First part of the most recently occurring error  |
| 0101h        | 8                     | Second part of the most recently occurring error |
| 00 02h       | 8                     | First part of the error protocol entry no. 2     |
| 01 02h       | 8                     | Second part of the error protocol entry no. 2    |
|              | 8                     |                                                  |
| 00 xxh       | 8                     | First part of the oldest error protocol entry    |
| 01 xxh       | 8                     | Second part of the oldest error protocol entry   |

Table 125: Offset selection for the error protocol

The higher value offset byte indicates whether the first part of the error message (00h) or the second part (01h) will be given.

The lower value offset byte indicates the desired error number.

Table 126: Reading the error protocol entries

| Transaction       | Registe    | ər                                          |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|---------------------------------------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1                                  | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |                                             |            |            |            |            |            |            | 7C       | СС       | 00       | 01       | 01      |
| Wait for FREL = 1 |            |                                             |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Bytes C    | ) - 7 of                                    | the er     | ror pr     | otocol     | entry      | #1         |            |          |          |          |          |         |
| Write             |            |                                             |            |            |            |            |            |            | 7C       | СС       | 01       | 01       | 01      |
| Wait for FREL = 1 |            |                                             |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Bytes 8    | Bytes 8 - 15 of the error protocol entry #1 |            |            |            |            |            |            |          |          |          |          |         |

#### 9.5.12 Usage histogram

This resource gives histogram values of encoder parameters. The histogram values indicate how often a parameter value was measured during the lifetime of the encoder.

Direct read access to usage histogram returns the defining values:

Table 127: Usage histogram defining values

| Defining value    | Offset | Value      |
|-------------------|--------|------------|
| RID               |        | 0CDh       |
| Resource name     | 0      | "HISTOGRM" |
| Data size         | 1      | 4          |
| Read access level | 2      | 0          |

| Defining value     | Offset | Value                         |
|--------------------|--------|-------------------------------|
| Write access level | 3      | 15                            |
| Time overrun       | 4      | product-specific              |
| Data type          | 5      | 20h - structure with 16 bytes |
| Mandatory          |        | no                            |

Recorded encoder parameters are measured at one minute intervals and stored every 20 minutes in a non-volatile memory.

The following table contains the encoder parameters that can be recorded in a histogram and stored. In addition, the range limits and the resolution of the histogram are given.

Table 128: Encoder parameter histograms definitions

| Encoder parameters | Min. class                 | Max. class                  | Width of histogram class |
|--------------------|----------------------------|-----------------------------|--------------------------|
| Temperature        | < -40 °C                   | >= 120 °C                   | 10 °C                    |
| Sensor monitor     | product-specific           | product-specific            | product-specific         |
| Supply voltage     | < 6.0 V                    | >= 14.0 V                   | 1.0 V                    |
| Rotation speed     | 0 to 500 min <sup>-1</sup> | >= 10,000 min <sup>-1</sup> | 500 min <sup>-1</sup>    |

The values of the usage histograms are each stored in 4 bytes.

The values for the usage histograms are given in the following format:

Table 129: Value definitions in usage histograms

| Byte  | Value     | Description                                       |
|-------|-----------|---------------------------------------------------|
| 3/2/1 | 00 00 00h | Number of parameter values in the histogram class |
|       | -         |                                                   |
|       | FF FF FFh |                                                   |
| 0     | 00h       | Identification of histogram class                 |
|       | -         |                                                   |
|       | FFh       |                                                   |

The identification of the histogram class is transmitted in the offset value with an identification for the requested encoder parameter. The identification of the histogram class depends on the encoder parameter selected (see the following table).

| Table 130: Histogram classes | Table 130: Histogram class | es |
|------------------------------|----------------------------|----|
|------------------------------|----------------------------|----|

| Encoder parameters | Histogram class                          | Identification of histogram class        |  |  |  |  |  |
|--------------------|------------------------------------------|------------------------------------------|--|--|--|--|--|
| Temperature        | < -40 °C                                 | 00h                                      |  |  |  |  |  |
|                    | -40 to -30 °C                            | O1h                                      |  |  |  |  |  |
|                    | -30 to -20 °C                            | 02h                                      |  |  |  |  |  |
|                    | -20 to -10 °C                            | 03h                                      |  |  |  |  |  |
|                    | -10 to 0 °C                              | 04h                                      |  |  |  |  |  |
|                    | 0 to 10 °C                               | 05h                                      |  |  |  |  |  |
|                    | 10 to 20 °C                              | 06h                                      |  |  |  |  |  |
|                    | 20 to 30 °C                              | 07h                                      |  |  |  |  |  |
|                    | 30 to 40 °C                              | 08h                                      |  |  |  |  |  |
|                    | 40 to 50 °C                              | 09h                                      |  |  |  |  |  |
|                    | 50 to 60 °C                              | OAh                                      |  |  |  |  |  |
|                    | 60 to 70 °C                              | OBh                                      |  |  |  |  |  |
|                    | 70 to 80 °C                              | OCh                                      |  |  |  |  |  |
|                    | 80 to 90 °C                              | ODh                                      |  |  |  |  |  |
|                    | 90 to 100 °C                             | OEh                                      |  |  |  |  |  |
|                    | 100 to 110 °C                            | OFh                                      |  |  |  |  |  |
|                    | 110 to 120 °C                            | 10h                                      |  |  |  |  |  |
|                    | >= 120 °C                                | 11h                                      |  |  |  |  |  |
| Sensor monitor     | product-specific, see product data sheet | product-specific, see product data sheet |  |  |  |  |  |
| Supply voltage     | < 6.0 V                                  | 00h                                      |  |  |  |  |  |
|                    | 6.0 to 7.0 V                             | O1h                                      |  |  |  |  |  |
|                    | 7.0 to 8.0 V                             | 02h                                      |  |  |  |  |  |
|                    | 8.0 to 9.0 V                             | 03h                                      |  |  |  |  |  |
|                    | 9.0 to 10.0 V                            | 04h                                      |  |  |  |  |  |
|                    | 10.0 to 11.0 V                           | 05h                                      |  |  |  |  |  |
|                    | 11.0 to 12.0 V                           | 06h                                      |  |  |  |  |  |
|                    | 12.0 to 13.0 V                           | 07h                                      |  |  |  |  |  |
|                    | 13.0 to 14.0 V                           | 08h                                      |  |  |  |  |  |
|                    | > 14.0 V                                 | 09h                                      |  |  |  |  |  |

| Encoder parameters | Histogram class                             | Identification of histogram class        |  |  |  |
|--------------------|---------------------------------------------|------------------------------------------|--|--|--|
| Rotation speed     | 0 to 500 min <sup>-1</sup>                  | 00h                                      |  |  |  |
|                    | 500 to 1000 min-1                           | 01h                                      |  |  |  |
|                    | 1000 to 1500 min-1                          | 02h                                      |  |  |  |
|                    | 1500 to 2000 min-1                          | 03h                                      |  |  |  |
|                    | 2000 to 2500 min-1                          | 04h                                      |  |  |  |
|                    | 2500 to 3000 min-1                          | 05h                                      |  |  |  |
|                    | 3000 to 3500 min-1                          | 06h                                      |  |  |  |
|                    | 3500 to 4000 min-1                          | 07h                                      |  |  |  |
|                    | 4000 to 4500 min-1                          | 08h                                      |  |  |  |
|                    | 4500 to 5000 min-1                          | 09h                                      |  |  |  |
|                    | 5000 to 5500 min-1                          | OAh                                      |  |  |  |
|                    | 5500 to 6000 min-1                          | OBh                                      |  |  |  |
|                    | 6000 to 6500 min-1                          | OCh                                      |  |  |  |
|                    | 6500 to 7000 min-1                          | 0Dh                                      |  |  |  |
|                    | 7000 to 7500 min-1                          | OEh                                      |  |  |  |
|                    | 7500 to 8000 min-1                          | OFh                                      |  |  |  |
|                    | 8000 to 8500 min-1                          | 10h                                      |  |  |  |
|                    | 8500 to 9000 min-1                          | 11h                                      |  |  |  |
|                    | 9000 to 9500 min-1                          | 12h                                      |  |  |  |
|                    | 9500 to 10,000 min-1                        | 13h                                      |  |  |  |
|                    | > 10,000 min-1                              | 14                                       |  |  |  |
| Code disk position | product-specific, see<br>product data sheet | product-specific, see product data sheet |  |  |  |

The offset value must be given in the following format:

Table 131: Selection of the histogram offset

| Bits    | Value      | Definition                        |
|---------|------------|-----------------------------------|
| 0 to 7  | 00h to FFh | Identification of histogram class |
| 8 to 11 | Oh         | Request temperature               |
|         | 1h         | Request sensor monitor            |
|         | 2h         | Request supply voltage            |
|         | 3h         | Request rotation speed            |
|         | 4h         | Request code disk position        |

Table 132: Reading histogram entries

| Transaction       | Registe    | Register                                |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|-----------------------------------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1                              | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |                                         |            |            |            |            |            |            | 78       | CD       | 00       | 07       | 01      |
| Wait for FREL = 1 |            |                                         |            |            |            |            |            |            |          |          |          |          |         |
| Read              | 07         | Number of<br>measurements<br>20 to 30°C |            |            |            |            |            |            |          |          |          |          |         |
| Write             |            |                                         |            |            |            |            |            |            | 78       | CD       | 03       | 04       | 01      |
| Wait for FREL = 1 |            |                                         |            |            |            |            |            |            |          | •        |          |          |         |

| Transaction | Register |                                                  |  |  |  |  |  |  |  |  |  |
|-------------|----------|--------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Read        | 04       | Number of<br>measurements<br>2000 to 2500<br>rpm |  |  |  |  |  |  |  |  |  |

#### 9.5.13 Error Log Filter

This resource provides the possibility of an error filter on error log level. This means, that certain errors may be filtered out, although the error notification remains always active and therefore is not influenced adversely.

The filter can be used in two modes:

Engineering Mode: the Error Log Filter is OFF, so any error which might trigger a new error log entry, will be logged.

Operational Mode: the Error Log Filter is ON and only ENC\_ST1 and ENC\_ST2 relevant errors are saved into the error log. Others up to ENC\_ST7 are filtered out. Basically, only those ENC\_ST-registers are not filtered out, which contain at least one critical severity error (table 49).

Direct read access to Error Log Filter returns the defining values:

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 0D5h                   |
| Resource name      | 0      | "ERRLOGFI"             |
| Data size          | 1      | 2                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 4                      |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 bit, unsigned |
| Mandatory          |        | no                     |

Table 134: Indirect read and write to the resource

| Access | Offset | Length<br>[byte] | Description                                                                                           |
|--------|--------|------------------|-------------------------------------------------------------------------------------------------------|
| Read   | 0      | 2                | Returns the status of the Error Log Filter<br>0x00 00 = OFF<br>0x00 50 = ON                           |
| Write  | 0      | 2                | Byte 1 0x50<br>Byte 2 0x00<br>Turn ON the Error Log Filter<br>0x00 0x00 Turn OFF the Error Log Filter |

Default setting is 0x00 00 (= OFF). The entered settings get valid directly without any further encoder reset. They have immediate effect after the max resource run time. Any other offset or data settings but those presented in the previous tables, will result in an Invalid Resource Access Argument error message.

The Error Log Filter ON status can be checked by entering some invalid resource parameters. In this case no Invalid Resource Access Argument error will be saved into the error log, but ENC\_ST4 bit 0 will be set (meaning an Invalid Resource Access Argument error). No error log entry will be created, but the error notification remains intact. The error log filter function will be available for the EEx37 and the EDx35 type encoder. It will be not implemented at the EKx36 and the EFx50 type encoder.

# i NOTE

The function settings (ON or OFF) are always permanently saved and remain active even after a power reset.

#### Table 135: ON write command

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            | 50         | 00         | 14       | D5       | 80       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |

#### 9.5.14 Code disk position range

This resource indicates the minimum and maximum permitted values for code disc position of bearing-less or kit encoders. The availability and type of code disc position monitoring will be documented in the product data sheet.

Direct read access to Code disc position range returns the defining values:

Table 136: Code disc position range defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 0D3h             |
| Resource name      | 0      | product-specific |
| Data size          | 1      | product-specific |
| Read access level  | 2      | 0                |
| Write access level | 3      | 15               |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | product-specific |
| Mandatory          |        | no               |

Resource name, data size, data type, and data format are specified in the product data sheet.

#### 9.5.15 Code disk position

This resource indicates the current value of the code disc position of bearing-less or kit encoders.

The resource can be used for monitoring correct assembly during mounting of the encoder to a motor. During life-time it also helps monitoring correct usage of the encoder, e.g. due to axial motor shaft movement over temperature.

Actual axial position of encoder. The axial position is categorized in 5 values:

- -2: rotor position in -Z axis exceeds boundary
- -1: rotor position in -Z axis tolerable
- 0: rotor position in Z axis ideal
- 1: rotor position in +Z axis tolerable
- 2: rotor position in +Z axis exceeds boundary



Figure 45: Code disc position

The availability and type of code disc position monitoring will be documented in the product data sheet. If the measured code disc position is outside either of the range limits, an error is indicated (see table 49, error group 3, error number 1).

Direct read access to Code disc position returns the defining values:

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 0D4h             |
| Resource name      | 0      | product-specific |
| Data size          | 1      | product-specific |
| Read access level  | 2      | 0                |
| Write access level | 3      | 15               |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | product-specific |
| Mandatory          |        | no               |

Resource name, data size, data type, and data format are specified in the product data sheet.

# 9.6 Administration resources

The administration resources of the DSL motor feedback system provide access to the encoder options settings.

#### 9.6.1 Reset/shut-down

With this resource an encoder reset or shut-down can be executed. These sequences are required to validate certain changes, save encoder operation relevant data before shutting down or just simply reset the encoder.

Direct read access to reset/shut-down returns the defining values:

#### Table 138: Reset defining values

| Defining value | Offset | Value   |
|----------------|--------|---------|
| RID            |        | 100h    |
| Resource name  | 0      | "RESET" |

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| Data size          | 1      | 0                |
| Read access level  | 2      | 15               |
| Write access level | 3      | 0                |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 01h - empty      |
| Mandatory          |        | yes              |

An indirect write access to this resource is required to trigger a reset or a shut-down of the DSL motor feedback system. The offset value allows selection of the desired function:

Table 139: Function selection

| Value | Definition                      |  |  |  |
|-------|---------------------------------|--|--|--|
| 0     | Motor feedback system reset     |  |  |  |
| 1     | Motor feedback system shut-down |  |  |  |

In both cases, all encoder operation relevant data are saved (E.g. Lifetime information, usage Histograms etc.). Detailed description is as follows:

**Reset**, **offset value 0**: Execute a software reset, by restarting and initializing the encoder the same way as at switch-on (see chapter 7.1). When command is initiated, the encoder executes all necessary reset steps within the given time overrun and restarts the encoder. After restart, the encoder becomes operational and enables communication after the specified start-up time (500ms). After reset command initiation, no report is returned to the user.

**Shut-Down**, **offset value 1**: Command must be used to prepare the encoder for a safe, planned shut-down. After initiating this command, the encoder saves all encoder operation relevant data, discontinues all communication and enters an endless loop state. The encoder will not react to any command until its power has been switched off and on again (power reset).

#### 

The resource time overrun must always be taken in consideration in case of both commands! By not waiting this time out, there is a high risk to damage the encoder's internal flash, thus making the encoder not operational. Please refer to the product datasheet for exact values, as they are product specific.

Table 140: Reset write command.

| Transaction       | Regist     | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            |            |            | 11       | 00       | 00       | 00       | 01      |
| Wait for FREL = 1 | -          |            |            |            |            |            |            |            |          |          |          |          |         |

#### 9.6.2 Set position

Using this resource, an arbitrary position value can be allocated to the current mechanical shaft position and the current position offset can be read.



# WARNING

With synchronous servo drives, the position information is used for motor commutation. The incorrect use of this resource can adversely affect the motor. This function should only be called up by the motor manufacturers.

Direct read access to set position returns the defining values:

Table 141: Set position defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 101h                   |
| Resource name      | 0      | "SETPOS"               |
| Data size          | 1      | 8                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 4                      |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 06h – 64 bit, unsigned |
| Mandatory          |        | yes                    |



#### WARNING

There is no synchronization for movements in progress. This function may only be used when the encoder shaft is stationary.

During a write access, the current position is set for the transmitted value. The position value to be allocated to the current shaft position is transmitted as an unsigned 40 bit value. Only values in the measurement range of the DSL motor feedback system are valid. During a read access, the offset value currently being used is transmitted in the same format.

The position value for this command must be given in the following format:

Table 142: Set position definition

| Byte   | Value           | Description                                                   |
|--------|-----------------|---------------------------------------------------------------|
| 4 to 0 | 00 0000 0000 to | New position value for the current mechanical shaft position. |
|        | FF FFFF FFFFh   | The position value is right justified.                        |

Table 143: Set write command position.

| Transaction       | Regist                                  | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|-----------------------------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO                              | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | Byte 0 to 4 of the target posi-<br>tion |            |            | 00         | 00         | 00         | 1D         | 01         | 00       | 00       | 01       |          |         |
| Wait for FREL = 1 |                                         |            |            |            |            |            |            |            |          |          |          |          |         |

#### 9.6.3 Set access level

This resource is used to set or read the encoder access level. The access level determines which functions are accessible for the user application. The access level required for each function is set out in the resources list (chapter 9.2).

Direct read access to Set access level returns the defining values:

Table 144: Set access level defining values

| Defining value     | Offset | Value                        |
|--------------------|--------|------------------------------|
| RID                |        | 104h                         |
| Resource name      | 0      | "SETACCES"                   |
| Data size          | 1      | 8                            |
| Read access level  | 2      | 0                            |
| Write access level | 3      | 0                            |
| Time overrun       | 4      | product-specific             |
| Data type          | 5      | 18h – structure with 8 bytes |
| Mandatory          |        | yes                          |

After switch-on or after a reset, the access level is always set to "0", i.e. to the lowest (public) access rights.

To alter the access level, the corresponding access key must be transmitted to the DSL encoder. The access level is retained until another level is set using this resource.

The table below sets out the access levels and the standard access keys available with which the appropriate level can be set.

Table 145: Access levels and standard access keys

| Access level | Standard access key     | Usage                                                     |
|--------------|-------------------------|-----------------------------------------------------------|
| 0            | No access key necessary | Publicly accessible system functions                      |
| 1            | 31 31 31 31h            | Protected system functions - "operator" level             |
| 2            | 32 32 32 32h            | Protected system functions - "maintenance" level          |
| 3            | 33 33 33 33h            | Protected system functions - "authorized client"<br>level |
| 4            | 34 34 34 34h            | Protected system functions - "service" level              |

The access level is given in the following format:

Table 146: Set access level definition

| Byte    | Value                   | Description                                |
|---------|-------------------------|--------------------------------------------|
| 7/6/5/4 | 0000 0000 to FFFF FFFFh | Access keys for the requested access level |
| 3/2/1   |                         | Reserved for later use                     |
| 0       | 00h to 04h              | Requested access level                     |

The currently set access level can be determined using a read access. This access level is returned in byte 0 of the long message.

For this resource, access to the offset base is not meaningful as the size of the resource data is smaller than the maximum for a "long message" transaction.

Table 147: Set access level (in this example: 01h with access key 31313131h)

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | 01         | 00         | 00         | 00         | 31         | 31         | 31         | 31         | 1D       | 04       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          | •        | •        |         |

| Transaction       | Regis      | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            |            |            | 55       | 04       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | 00         | 00         |            |            |            |            |            |            |          |          |          |          |         |

Table 148: Reading the current access level (in this example: 00h).

#### 9.6.4 Change access key

This resource is used to change the access key required to set the appropriate access level. The access level determines which functions are accessible for the user application. The access level required for each function is set out in the resources list (chapter 9.2).

Direct read access to change access key returns the defining values:

Table 149: Change access key defining values

| Defining value     | Offset | Value                        |
|--------------------|--------|------------------------------|
| RID                |        | 105h                         |
| Resource name      | 0      | "CHNGEKEY"                   |
| Data size          | 1      | 8                            |
| Read access level  | 2      | 15                           |
| Write access level | 3      | 0                            |
| Time overrun       | 4      | product-specific             |
| Data type          | 5      | 18h – structure with 8 bytes |
| Mandatory          |        | yes                          |

To change the access key, both the old and the new access keys for the target access level as well as the access level itself must be transmitted to the DSL encoder.

It should be noted that the access key for any level can be changed irrespective of the access level currently selected.

The access key is changed when data in the following format is transmitted:

Table 150: Change access key definition

| Byte    | Value                   | Description    |
|---------|-------------------------|----------------|
| 7/6/5/4 | 0000 0000 to FFFF FFFFh | Old access key |
| 3/2/1/0 | 0000 0000 to FFFF FFFFh | New access key |

A read access to this resource is not possible.

The offset value indicates the target access level of the key change.

Table 151: Selection of access level

| Offset value | Description         |
|--------------|---------------------|
| 0 - 4        | Target access level |

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | 12         | 34         | 56         | 78         | 31         | 31         | 31         | 31         | ЗD       | 05       | 02       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |

Table 152: Changing the access key (in this example for access level 02h, changing from 31313131h to 12345678h)

#### 9.6.5 User-defined warnings

This resource allows the user to program warnings to be set when thresholds are exceeded or certain bits of the DSL motor feedback system parameters change.

All user-defined thresholds or bit masks are checked once per second. The number of available user-defined warnings is set out in the product data sheet.

If a user-defined warning is triggered, this appears as a motor feedback system error message (see chapter 7.7.4) and is recorded in the error protocol (see chapter 9.5.11).

Direct read access to user-defined warnings returns the defining values:

Table 153: User-defined warnings defining values

| Defining value     | Offset | Value                        |
|--------------------|--------|------------------------------|
| RID                |        | 107h                         |
| Resource name      | 0      | "UWARNING"                   |
| Data size          | 1      | 8                            |
| Read access level  | 2      | 0                            |
| Write access level | 3      | 2                            |
| Time overrun       | 4      | product-specific             |
| Data type          | 5      | 18h – structure with 8 bytes |
| Mandatory          |        | no                           |

A user-defined warning is configured by selecting the offset value for configuring the warning (see below):

Table 154: User-defined warning configuration bits

| Byte               | Value         | Meaning                                       |
|--------------------|---------------|-----------------------------------------------|
| 7/6/5/4            |               | Reserved                                      |
| 3/2                | 0000 to FFFFh | Offset value of the monitored resource        |
| 0 (bit 1/0) /<br>1 | 000 to 3FFh   | Resources index of the monitored resource     |
| 0 (bit 7/6/5)      |               | Type of warning:                              |
|                    | 0             | Warning switched off                          |
|                    | 1             | Warning if monitored resource below threshold |
|                    | 2             | Warning if monitored resource above threshold |
|                    | 3             | Warning if monitored resource bit is deleted  |
|                    | 4             | Warning if monitored resource bit is set      |
|                    | 5 to 7        | Reserved                                      |
| 0 (bit 4/3/2)      |               | Threshold data format:                        |
|                    | 0             | Not applicable                                |

| Byte | Value | Meaning           |
|------|-------|-------------------|
|      | 1     | 16 bit, unsigned  |
|      | 2     | 32 bit, unsigned  |
|      | 3     | 64 bit, unsigned  |
|      | 4     | Not applicable    |
|      | 5     | 16 bit, with sign |
|      | 6     | 32 bit, with sign |
|      | 7     | 64 bit, with sign |

The threshold or the bit mask for the user-defined warning is set by selecting the offset value for thresholds (see below) and transmitting the threshold in the following format:

Table 155: Setting value of user-defined warning

| Byte   | Value | Meaning                                |
|--------|-------|----------------------------------------|
| 7 to 0 | Any   | Threshold or bit mask for 64 bit value |
| 3 to 0 | Any   | Threshold or bit mask for 32 bit value |
| 1/0    | Any   | Threshold or bit mask for 16 bit value |

Alternatively, the currently set values of a user-defined warning can be read in the same format.

The offset value indicates which user-defined warning is to be processed and whether the configuration bits or the value are affected.

Table 156: User-defined warning offset value

| Offset value | Meaning                                        |
|--------------|------------------------------------------------|
| 00h          | Configuration bits for user-defined warning 1  |
| 01h          | Configuration bits for user-defined warning 2  |
|              |                                                |
| OFh          | Configuration bits for user-defined warning 16 |
| 10h          | Threshold/bit mask for user-defined warning 1  |
| 11h          | Threshold/bit mask for user-defined warning 2  |
|              |                                                |
| 1Fh          | Threshold/bit mask for user-defined warning 16 |

Table 157: Writing a user-defined warning (here: switch on warning 1 if encoder temperature above 100  $^{\circ}\text{C}$ )

| Transaction       | Registe    | ər         |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | 54         | C1         | 00         | 00         | 00         | 00         | 00         | 00         | 39       | 07       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |
| Transaction       | Registe    | er         |            |            |            |            |            |            |          |          |          |          |         |
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | 03         | E8         | 00         | 00         | 00         | 00         | 00         | 00         | 39       | 07       | 00       | 10       | 01      |

| Transaction       | Register |
|-------------------|----------|
| Wait for FREL = 1 |          |

### 9.6.6 Factory settings

This resource allows all DSL motor feedback system user-defined settings to be reset to the factory settings.

The following values are reset by this command:

- Position offset (see chapter 9.6.2)
- Changed access key (see chapter 9.6.4)
- User-defined warnings (see chapter 9.6.5)
- Counter (see chapter 9.7.1)
- All user files (see chapter 9.8)
- User settings for SHub<sup>®</sup> I/Os (see chapter 9.9.2)



The "factory settings" command deletes all user-defined settings and data. Use this function with care.

# i NOTE

It should be noted that lifetime information and the usage histogram are not affected by this command.

Direct read access to factory settings returns the defining values:

Table 158: Factory settings defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 108h             |
| Resource name      | 0      | "FACRESET"       |
| Data size          | 1      | 8                |
| Read access level  | 2      | 15               |
| Write access level | 3      | 2                |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 0Bh - string     |
| Mandatory          |        | no               |

To revert to factory settings, a write command with specified code word must be sent to this resource.

Table 159: Factory settings definition

| Byte   | Value      | Meaning                                                                                                                                       |
|--------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 0 to 7 | "RESETUFS" | Code word to reset user file system only (available<br>in EKx36 series from firmware revision 1.05 and all<br>EFx50, EDx35 and EEx37 series). |
| 0 to 7 | "RESETALL" | Code word to revert to factory settings, including error protocol.                                                                            |

A read access to this resource is not possible.

#### Table 160: Factory settings

| Transaction       | Regist     | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | 52         | 45         | 53         | 45         | 54         | 41         | 4C         | 4C         | 1D       | 08       | 00       | 00       | 01      |
| Wait for FREL = 1 | <u> </u>   |            |            |            |            |            |            |            |          |          |          |          |         |

#### 9.6.7 User-defined encoder index

This resource is used to set or read the user-defined encoder index. This index can be freely programmed by the user and is indicated when the encoder is switched on in the ENC ID register (see chapter 6.5.11).

The user-defined encoder index can be used to distinguish between several DSL Master instances occurring in an FPGA. This is required for safety-related use.

Direct read access to user-defined encoder index returns the defining values:

Table 161: User-defined encoder index defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 109h                   |
| Resource name      | 0      | "ENCIDENT"             |
| Data size          | 1      | 2                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 3                      |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 04h – 16 Bit, unsigned |
| Mandatory          |        | yes                    |

The user-defined encoder index can be between 0 and 15. Inputting a higher value will cause an error message.

The user-defined encoder index is given in the following format:

Table 162: User-defined encoder index definition

| Byte   | Value                   | Description                                                    |
|--------|-------------------------|----------------------------------------------------------------|
| 7 to 2 |                         | Reserved for later use                                         |
| 1/0    | 0 to 15<br>Other values | Requested user-defined encoder index<br>Reserved for later use |

A previously set user-defined encoder index can be identified using a read access. The default value is "0".

For this resource, access to the offset base is not meaningful as the size of the resource data is smaller than the maximum for a "long message" transaction.

Table 163: Reading the current user-defined encoder index (in this example: 00h)

| Transaction | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |  |
|-------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|--|
|             | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |  |
| Write       |            |            |            |            |            |            |            |            | 55       | 09       | 00       | 00       | 01      |  |

| Transaction       | Registe | ər |  |  |  |  |  |  |  |  |  |  |
|-------------------|---------|----|--|--|--|--|--|--|--|--|--|--|
| Wait for FREL = 1 |         |    |  |  |  |  |  |  |  |  |  |  |
| Read              | 00      | 00 |  |  |  |  |  |  |  |  |  |  |

# i NOTE

This function must be finalized by a reset of the encoder (RID 100h). Any changes made are persistent, even after a power-cycle of the encoder.



### WARNING

For any change(s) to take effect, a hardware- or software reset (RID 100h) must be executed!

# 9.6.8 Position filter setting

This resource is used to adjust or read the DSL motor feedback system position filter setting.

#### 

Per default all DSL motor feedback systems are set to an optimized performance for a high dynamic response. It is not recommended to change these settings. Please refer to the according Application Note or consult SICK regarding possible use and format of this functionality.

The position filter characteristic depends on individual encoder types and is specified in the related data sheets.

Direct read access to position filter setting returns the defining values:

Table 164: Position filter setting defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 10Ah                   |
| Resource name      | 0      | "POSFILT"              |
| Data size          | 1      | 4                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 3                      |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 05h – 32 bit, unsigned |
| Mandatory          |        | no                     |

The position filter is set in the following format:

Table 165: Position Filter definition

| Byte   | Value         | Description                                                               |
|--------|---------------|---------------------------------------------------------------------------|
| 3 to 0 | 3000 to 37500 | Mechanical filter limit frequency, measured in rotations per minute (rpm) |

A previously set position filter can be identified using a read access.

For this resource, access to the offset base is not meaningful as the size of the resource data is smaller than the maximum for a "long message" transaction.

| Transaction       | Registe           | Register   |            |            |            |            |            |            |          |          |          |          |         |  |
|-------------------|-------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|--|
|                   | PC_BUFFERO        | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |  |
| Write             |                   |            |            |            |            |            |            |            | 59       | 0A       | 00       | 00       | 01      |  |
| Wait for FREL = 1 | Wait for FREL = 1 |            |            |            |            |            |            |            |          |          |          |          |         |  |
| Read              | 00                | 00         | 88         | B8         |            |            |            |            |          |          |          |          |         |  |

Table 166: Reading the current position filter (in this example: 35000)

#### 9.6.9 User-defined encoder index and Incorporation function

# NOTICE

Data size

Read access level

Write access level

Time overrun

Data type

!

☐ This resource is supported only by specific product families. In case of other product families, please refer to chapter 9.6.7, RID109h.

This resource is used to set/read the user-defined encoder index, and as an extension to set/read the status of the Encoder Index Incorporation function (enable/disable). The user-defined encoder index can be used to distinguish between several DSL Master IP core instances occurring in one FPGA and is required for safety-related use in multi-axis systems. This index can be freely programmed by the user and is indicated in the ENC\_ID register (see chapter 6.5.11) when the encoder is switched on. Direct read access to this resource returns the following defined values:

| Defining value | Offset | Value      |
|----------------|--------|------------|
| RID            |        | 111h       |
| Resource name  | 0      | "ENCINDEX" |

Table 167: RID 111h defining values

 Mandatory
 yes

 The user-defined encoder index can be between 0 and 15. Inputting a higher value will cause an error message.

2

0

3

product-specific

04h - 16 bit, unsigned

Based on the offset, the following indirect resource accesses are available:

1

2

3

4

5

Table 168: RID 111h indirect resource accesses based on the offset

| Offset | Description                                                                             |
|--------|-----------------------------------------------------------------------------------------|
| 0      | Read/write the "User-defined encoder index" value                                       |
| 1      | Read/write the status of the Encoder Index Incorporation function (ena-<br>ble/disable) |

Any message based on any other offset than defined above, will result in an error message.

Indirect read access of the user-defined encoder index or Encoder Index Incorporation function:

Table 169: RID 111h indirect read accesses

| Offset | Response length [byte] | Description                                                                        |
|--------|------------------------|------------------------------------------------------------------------------------|
| 0      | 2                      | Read out the current "User-defined encoder index"                                  |
| 1      | 2                      | Read out the status of the Encoder Index Incorporation function (enabled/disabled) |

Indirect write access of the user-defined encoder index or Encoder Index Incorporation function:

Table 170: RID 111h indirect write accesses

| Offset | Values byte 1 and 0 | Description                                                           |
|--------|---------------------|-----------------------------------------------------------------------|
| 0      | Oh to 000Fh         | Set the value of the user-defined encoder index (16 possible indexes) |
| 1      | Oh to OOOEh         | Disable the Encoder Index Incorporation func-<br>tion                 |
| 1      | 000Fh               | Enable the Encoder Index Incorporation func-<br>tion                  |

This means, that the user-encoder index can only be between 0 and 15, and the Encoder Index Incorporation function can only be turned on by changing its status value to 000Fh. All other values are not used/reserved for future use. Any other input value than those presented above, will result in an error message.

Default value of the user-defined encoder index and Encoder Index Incorporation function status are "0".

For this resource, access to the offset baseis not meaningful as the size of the resource data is smaller than the maximum for a "long message" transaction.

 Table 171: Reading the current position filter (in this example: 00h)

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            |            |            | 55       | 09       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | 00         | 00         |            |            |            |            |            |            |          |          |          |          |         |

#### 

Any changes made are persistent, even after a power-cycle of the encoder.



# WARNING

For any change(s) to take effect, a hardware- or software reset (RID 100h) must be executed!

#### 9.6.10 Bootloader

This resource provides the possibility to carry out encoder firmware updates by the users. Direct read access to Bootloader returns the defining values:

Table 172: Bootloader defining values

| Defining value | Offset | Value |
|----------------|--------|-------|
| RID            |        | 11Fh  |

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| Resource name      | 0      | "BOOTLOAD"       |
| Data size          | 1      | 8                |
| Read access level  | 2      | 4                |
| Write access level | 3      | 4                |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 08h - string     |
| Mandatory          |        | no               |

# 9.7 Counter resources

The counter installed in the HIPERFACE DSL<sup>®</sup> motor feedback system is a 32 bit counter for user purposes that can be incremented as required. The counter can be read, incremented and reset.

# 9.7.1 Read counter

This resource indicates the value of a user-defined counter. The counter value is given as a 32 bit unsigned value.

Direct read access to read counter returns the defining values:

Table 173: Read counter defining values

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| RID                |        | 120h                   |
| Resource name      | 0      | "READCNT"              |
| Data size          | 1      | 4                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 15                     |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 05h – 32 bit, unsigned |
| Mandatory          |        | no                     |

The counter value is given in the following format:

Table 174: Read counter definition

| Byte    | Value                   | Description                       |
|---------|-------------------------|-----------------------------------|
| 3/2/1/0 | 0000 0000 to FFFF FFFFh | Value of the user-defined counter |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

Table 175: Reading the counter

| Transaction       | Registe    | Register         |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1       | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |                  |            |            |            |            |            |            | 59       | 20       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |                  |            |            |            |            |            |            |          |          |          |          |         |
| Read              | Counte     | Counter (32 bit) |            |            |            |            |            |            |          |          |          |          |         |

# 9.7.2 Increment counter

This resource increments the user-defined 32 bit counter. If the incrementation causes an overrun of the counter, error message 35 appears (see chapter ) and the value of the counter remains at the maximum value.

Direct read access to increment counter returns the defining values:

Table 176: Increment counter defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 121h             |
| Resource name      | 0      | "INCCOUNT"       |
| Data size          | 1      | 0                |
| Read access level  | 2      | 15               |
| Write access level | 3      | 0                |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 01h - empty      |
| Mandatory          |        | no               |

The incrementation is carried out using a write command to this resource that contains no data (length of the long message = 0).

Table 177: Command to increment the counter

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            |            |            | 11       | 21       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |

#### 9.7.3 Reset counter

This resource carries out a reset of the user-defined 32 bit counter. Direct read access to reset counter returns the defining values:

Table 178: Reset counter defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 122h             |
| Resource name      | 0      | "RESETCNT"       |
| Data size          | 1      | 0                |
| Read access level  | 2      | 15               |
| Write access level | 3      | 2                |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | 01h - empty      |
| Mandatory          |        | no               |

The reset is carried out using a write command to this resource that contains no data (length of the long message = 0).

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            |            |            | 11       | 22       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              | 00         | 00         |            |            |            |            |            |            |          |          |          |          |         |

# 9.8 Data storage resources

The user has access to user-defined files to be stored for miscellaneous purposes via the DSL motor feedback system data storage resources.

User data is stored in the non-volatile memory (EEPROM) and protected automatically by CRC checksums. The CRC mechanism provides the user with a very high level of reliability for error detection in relation to the storage of user data.

The following figure contains workflows for handling data storage. Each step represents an individual resource access (long message).



Figure 46: Workflows for data storage

(a) Writing to a new file, (b) Reading from a file, (c) Writing to an existing file, Polling the status of an existing file, (e) Deleting a file

# 9.8.1 Load file

To be able to access an existing file, it must first be loaded using this resource. Direct read access to load file returns the defining values:

Table 180: Load file defined values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 130h             |
| Resource name      | 0      | "LOADFILE"       |
| Data size          | 1      | 8                |
| Read access level  | 2      | 15               |
| Write access level | 3      | 0                |
| Time overrun       | 4      | product-specific |
| Data type          | 5      | OBh - string     |
| Mandatory          |        | yes              |

It should be noted that only one file can be loaded at a time. When loading a new file, any hitherto loaded file is discarded.

A file remains loaded until another file is loaded or the DSL motor feedback system is reset or shut down.

A file is specified with its file name that is transmitted to the long message data buffer. If the file name is unknown, the "directory" resource (see chapter 9.8.5) can be used to search for existing files.

The file name can be up to 8 bytes long. Each byte represents one ASCII character. The end of the file name (when less than 8 bytes) is indicated by the character "0" (00h). It should be noted that upper or lower case characters are valid.

A file can only be loaded if the currently set access level (see chapter 9.6.3) permits the reading or writing of a file. Access rights are determined when a file is created or changed (see chapter 9.8.4).

Table 181: Load file definition

| Byte   | Value    | Description                   |
|--------|----------|-------------------------------|
| 0 to 7 | Variable | Name of the file to be loaded |

Offset-based access enables it to be determined whether or not a verification of the checksums is carried out by the DSL motor feedback system when a file is loaded.

If an error is detected when the verification is carried out, the motor feedback system responds to the "long message" with an error message (4315h, see chapter 7.7.6). If the verification is not carried out, it is not certain that subsequent read access to the loaded file will produce valid data.

Table 182: Selection of the offset for load file

| Offset value | Description                |
|--------------|----------------------------|
| 0000h        | Checksums are verified     |
| 0010h        | Checksums are not verified |
| Other values | Reserved                   |

Table 183: Example of loading a file (in this example: Loading a file with the name "FILE1")

| Transaction       | Regist     | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | F          | 1          | L          | E          | 1          | 00         | 00         | 00         | 1D       | 30       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              |            |            |            |            |            |            |            |            |          |          |          |          |         |

#### 9.8.2 Read/write file

Read and write access to a user file is possible via this resource. Direct read access to read/write file returns the defining values:

Table 184: Read/write file defining values

| Defining value    | Offset | Value                                   |
|-------------------|--------|-----------------------------------------|
| RID               |        | 131h                                    |
| Resource name     | 0      | "RWFILE"                                |
| Data size         | 1      | 8 (Total size depends on file size)     |
| Read access level | 2      | 0 (User determines actual access level) |

| Defining value     | Offset | Value                                   |
|--------------------|--------|-----------------------------------------|
| Write access level | 3      | 0 (User determines actual access level) |
| Time overrun       | 4      | product-specific                        |
| Data type          | 5      | 0Bh - string                            |
| Mandatory          |        | yes                                     |

Before a file can be read or written to, the file must be loaded (see chapter 9.8.1).

Read or write procedures can be carried out by access to any addresses within the file. If an address given for reading causes the file size to be exceeded, an error message is returned. If an address given for writing causes the file size to be exceeded, the file is automatically enlarged. The largest address allowed for this attachment of data is the size of the file.

If the remaining EEPROM memory space is insufficient to accept the enlarged file, access is stopped and an error message is returned (4314h, see chapter 7.7.6).

By setting the length value for a long message, 2, 4 or 8 bytes can be read, or written in a long message.

The data from a read access or the data for a write access is stored in the long message buffer.

Table 185: Definition of reading and writing a file

| Byte   | Value    | Description              |
|--------|----------|--------------------------|
| 7 to 0 | Variable | Data from, or for a file |

The offset value indicates the target address for the read or write access. It should be noted that the files may be a maximum of 32768 bytes in size.

Table 186: Offset value for reading or writing a file

| Offset value | Description                          |
|--------------|--------------------------------------|
| 0 to 32767   | Address for the read or write access |

Table 187: Reading or writing to a file (in this example: write 8 bytes to address 0033h)

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | 11         | 22         | 33         | 44         | 55         | 66         | 77         | 88         | ЗD       | 31       | 00       | 33       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |
| Read              |            |            |            |            |            |            |            |            |          |          |          |          |         |

#### 9.8.3 File status

This resource returns the status of the currently loaded file (see chapter 9.8.1). Direct read access to file status returns the defining values:

Table 188: File status defining values

| Defining value     | Offset | Value      |
|--------------------|--------|------------|
| RID                |        | 132h       |
| Resource name      | 0      | "FILESTAT" |
| Data size          | 1      | 4          |
| Read access level  | 2      | 0          |
| Write access level | 3      | 15         |

| Defining value | Offset | Value                        |
|----------------|--------|------------------------------|
| Time overrun   | 4      | product-specific             |
| Data type      | 5      | 14h - structure with 4 bytes |
| Mandatory      |        | yes                          |

A read access to "file status" returns the file access rights and the size of the file.

The file status is given in the following format:

| Byte           | Value         | Description                  |  |  |  |  |  |
|----------------|---------------|------------------------------|--|--|--|--|--|
| 3/2            | 0000 to FFFFh | File size in bytes           |  |  |  |  |  |
| 1              |               | Reserved for later use       |  |  |  |  |  |
| 0, bits 7 to 4 |               | Write access rights          |  |  |  |  |  |
|                | 0             | Public                       |  |  |  |  |  |
|                | 1             | Operator                     |  |  |  |  |  |
|                | 2             | Maintenance                  |  |  |  |  |  |
|                | 3             | Authorized client            |  |  |  |  |  |
|                | 4             | Service                      |  |  |  |  |  |
|                | 5 - 14        | Reserved for later use       |  |  |  |  |  |
|                | 15            | No write operation permitted |  |  |  |  |  |
| 0, bits 3 to 0 |               | Read access rights           |  |  |  |  |  |
|                | 0             | Public                       |  |  |  |  |  |
|                | 1             | Operator                     |  |  |  |  |  |
|                | 2             | Maintenance                  |  |  |  |  |  |
|                | 3             | Authorized client            |  |  |  |  |  |
|                | 4             | Service                      |  |  |  |  |  |
|                | 5 - 14        | Reserved for later use       |  |  |  |  |  |
|                | 15            | No read operation permitted  |  |  |  |  |  |

For this resource, access to the offset basis is not meaningful as the resource data can be read using a "long message" transaction.

Table 190: File status (in this example: File with read access 0, write access 2, file size 53 bytes)

| Transaction       | Registe    | Register   |                          |                          |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|--------------------------|--------------------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2               | PC_BUFFER3               | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |                          |                          |            |            |            |            | 59       | 32       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |                          |                          |            |            |            |            |          |          |          |          |         |
| Read              | 20         | 00         | Buf-<br>fer2<br>=<br>00h | Buf-<br>fer3<br>=<br>35h |            |            |            |            |          |          |          |          |         |

### 9.8.4 Create/delete/change file

This resource is used for the creation, changing or deletion of a user file. Direct read access to create/delete/change file returns the defining values:

| Defining value     | Offset | Value                                   |
|--------------------|--------|-----------------------------------------|
| RID                |        | 133h                                    |
| Resource name      | 0      | "MAKEFILE"                              |
| Data size          | 1      | 8                                       |
| Read access level  | 2      | 15                                      |
| Write access level | 3      | 0 (User determines actual access level) |
| Time overrun       | 4      | product-specific                        |
| Data type          | 5      | 0Bh - string                            |
| Mandatory          |        | yes                                     |

Table 191: Create/delete/change file defining values

A user file must have been previously created before it can be loaded, written to or read from.

Before a file can be changed or deleted, the file must be loaded (see chapter 9.8.1).

To **create a file**, the name must be set in the long message buffer. Unallocated characters of the file name are set to "00h". If there is a user file with the name given already present, the procedure to create the file is canceled with an error message. The name may only consist of printable ASCII characters (20h - 7Eh). The name must be at least one character long.

Table 192: Create file definition

| Byte   | Value    | Description                    |
|--------|----------|--------------------------------|
| 7 to 0 | Variable | Name of the file to be created |

The offset value is also used to create a file.

Table 193: Offset value for creating a file

| Bits    | Value  | Definition                   |
|---------|--------|------------------------------|
| 14 - 10 |        | Reserved for later use       |
| 9 - 8   | 11b    | Create file                  |
| 7 - 4   |        | Write access rights          |
|         | 0      | Public                       |
|         | 1      | Operator                     |
|         | 2      | Maintenance                  |
|         | 3      | Authorized client            |
|         | 4      | Service                      |
|         | 5 - 14 | Reserved for later use       |
|         | 15     | No write operation permitted |
| 3 - 0   |        | Read access rights           |
|         | 0      | Public                       |
|         | 1      | Operator                     |
|         | 2      | Maintenance                  |
|         | 3      | Authorized client            |
|         | 4      | Service                      |
|         | 5 - 14 | Reserved for later use       |
|         | 15     | No read operation permitted  |

To change a file, enter file name into PC\_BUFFER7:0 and use offset value accordingly.

| Bits    | Value  | Definition                   |
|---------|--------|------------------------------|
| 14 - 10 |        | Reserved for later use       |
| 9 - 8   | 01b    | Change file                  |
| 7 – 4   |        | Write access rights          |
|         | 0      | Public                       |
|         | 1      | Operator                     |
|         | 2      | Maintenance                  |
|         | 3      | Authorized client            |
|         | 4      | Service                      |
|         | 5 - 14 | Reserved for later use       |
|         | 15     | No write operation permitted |
| 3 - 0   |        | Read access rights           |
|         | 0      | Public                       |
|         | 1      | Operator                     |
|         | 2      | Maintenance                  |
|         | 3      | Authorized client            |
|         | 4      | Service                      |
|         | 5 - 14 | Reserved for later use       |
|         | 15     | No read operation permitted  |

Table 194: Offset value for changing a file

The offset value is used to delete a file that was previously loaded.

Table 195: Offset value for deleting a file

| Bits    | Value | Definition             |
|---------|-------|------------------------|
| 14 - 10 |       | Reserved for later use |
| 9 - 8   | 00b   | Delete file            |
| 7 - 0   |       | Reserved for later use |

Table 196: Creating a file (in the example: Creation of a file with the name "FILE1", read access 0, write access 1)

| Transaction       | Registe           | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|-------------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0        | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | F                 | I          | L          | E          | 1          | 00         | 00         | 00         | ЗD       | 33       | 03       | 10       | 01      |
| Wait for FREL = 1 | Wait for FREL = 1 |            |            |            |            |            |            |            |          |          |          |          |         |

### 9.8.5 Directory

When this resource is accessed, a list of the existing user files is returned. Direct read access to directory returns the defining values:

Table 197: Directory defining values

| Defining value | Offset | Value |
|----------------|--------|-------|
| RID            |        | 134h  |
| Resource name  | 0      | "DIR" |
| Data size      | 1      | 8     |

| Defining value     | Offset | Value                        |
|--------------------|--------|------------------------------|
| Read access level  | 2      | 0                            |
| Write access level | 3      | 15                           |
| Time overrun       | 4      | product-specific             |
| Data type          | 5      | 18h – structure with 8 bytes |
| Mandatory          |        | yes                          |

In "directory", only those files are listed that are accessible at the access level set (read or write access).

In addition, by accessing "directory", the current size of the filled and empty user stores can be read.

It should be noted that due to the file header, the user files normally fill more physical stores than their pure data content.

The type of data required by the user is set in the offset value during read access to this resource.

| Bits   | Value | Definition                                                     |
|--------|-------|----------------------------------------------------------------|
| 14 - 8 |       | Reserved for later use                                         |
| 7 - 0  | 00h   | Return number of files as well as filled and empty user stores |
|        | 01h   | Return name of first user file                                 |
|        | 02h   | Return name of second user file                                |
|        |       |                                                                |
|        | FFh   | Return name of 255th user file                                 |

Table 198: Offset value for "directory"

The "directory" basic data (offset = 00h) is returned in the long message buffer as follows:

Table 199: Definition of "directory" ("directory" basic data)

| Byte | Value     | Description                              |
|------|-----------|------------------------------------------|
| 7/6  |           | Reserved for later use                   |
| 5/4  | 0 - 65535 | Number of filled bytes in the user store |
| 3/2  | 0 - 65535 | Number of empty bytes in the user store  |
| 1    |           | Reserved for later use                   |
| 0    | 0 - 255   | Number of user files                     |

The data from the user files (offset > 00h) is returned in the long message buffer as follows:

Table 200: Definition of "directory" (data from user files)

| Byte  | Value    | Description |
|-------|----------|-------------|
| 7 - 0 | Variable | File name   |

Table 201: "Directory" (in this example: Read directory basic data - 2 user files, 123h bytes filled, 1E40h bytes empty)

| Transaction | Register   |            |            |            |            |            |            |            |          |          |          |          |         |
|-------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|             | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write       |            |            |            |            |            |            |            |            | 7D       | 34       | 00       | 00       | 01      |

| Wait for FREL = 1 |               |    |                         |                        |    |    |  |  |  |
|-------------------|---------------|----|-------------------------|------------------------|----|----|--|--|--|
| Read              | # file<br>02h | 00 | Empty<br>store<br>1E40h | Used<br>store<br>0123h | 00 | 00 |  |  |  |

# 9.9 SensorHub resources

SensorHub resources refer to additional external sensors that are connected to the motor feedback system.

The actual connectivity for external sensors depends on the individual product variant and is specified in the product data sheet.

Connectivity for external sensors is divided into two categories:

- Simple I/Os (inputs, outputs) are connected directly to a suitable DSL motor feedback system. Included in this category, for example, are temperature sensors, temperature switches or digital I/Os. Motor feedback systems with simple I/O connections are generally standard products.
- Enhanced sensors are connected to an external SensorHub component, which itself has a defined interface to the DSL motor feedback system. This architecture is used if several external sensors, or sensors with complex interfaces, are to be connected (e.g. torque or acceleration sensors). SensorHub components are normally customer-specific and are developed in collaboration with SICK.



The following figures give block diagrams for these scenarios:

Figure 47: sHub® categories

# 9.9.1 Access simple I/Os

This resource enables access to simple I/Os connected directly to the motor feedback system.

Direct read access to access simple I/Os returns the defining values:

Table 202: Access simple I/Os defining values

| Defining value     | Offset | Value            |
|--------------------|--------|------------------|
| RID                |        | 200h             |
| Resource name      | 0      | "ACCESSIO"       |
| Data size          | 1      | 4                |
| Read access level  | 2      | 0                |
| Write access level | 3      | 0                |
| Time overrun       | 4      | product-specific |

| Defining value | Offset | Value                  |
|----------------|--------|------------------------|
| Data type      | 5      | 05h - 32 bit, unsigned |
| Mandatory      |        | no                     |

The availability of read or write access depends on the product variant. Access to an input or output in a non-specific direction produces an error message (see chapter 7.7.6, error 41h).

In general, simple I/Os can carry out one of the following functions:

Table 203: Functions of simple I/Os

| Direction | Signal type | Example            |
|-----------|-------------|--------------------|
| Input     | Digital     | Switch             |
| Output    | Digital     | Braking control    |
| Input     | Analog      | Temperature sensor |

The model name, number and measurement characteristics of simple I/Os for any product variant are specified in the product data sheet. For analog inputs, this also lists the data format and the units of the values measured.

Signals for digital I/Os are specified as follows:

Table 204: Definition of access simple I/Os

| Byte   | Value                    | Description                                                                                |
|--------|--------------------------|--------------------------------------------------------------------------------------------|
| 3      | 00h<br>01h<br>02h to FFh | Set to 0 (output) / Value = 0 (input)<br>Set to 1 (output) / Value = 1 (input)<br>Reserved |
| 0 to 2 |                          | Reserved                                                                                   |

The offset value gives the I/O number to be accessed. It should be noted that the number of I/Os and the associated I/O numbers are specified in the product data sheet.

Table 205: Offset value for access simple I/Os

| Offset value | Description |
|--------------|-------------|
| 0 to 127     | I/O number  |

Table 206: "Simple access I/Os" (here: Set digital output with I/O number #0)

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | 00         | 00         | 00         | 01         | 00         | 00         | 00         | 00         | ЗA       | 00       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |

### 9.9.2 Manage simple I/Os

This resource enables access to the management functions for simple I/Os connected to the motor feedback system.

Direct read access to manage simple I/Os returns the defining values:

Table 207: Manage simple I/Os defining values

| Defining value | Offset | Value      |
|----------------|--------|------------|
| RID            |        | 201h       |
| Resource name  | 0      | "MANAGEIO" |

| Defining value     | Offset | Value                  |
|--------------------|--------|------------------------|
| Data size          | 1      | 4                      |
| Read access level  | 2      | 0                      |
| Write access level | 3      | 2                      |
| Time overrun       | 4      | product-specific       |
| Data type          | 5      | 05h - 32 bit, unsigned |
| Mandatory          |        | no                     |

The availability of this function depends on the product variant and is specified in the product data sheet.

The offset value determines the requested management function. It should be noted that any additional management functions are specified in the product data sheet.

Table 208: Offset value for manage simple I/Os

| Offset value | Description        |
|--------------|--------------------|
| 0            | Input filter I/O 0 |
| 1            | Input filter I/O 1 |
| 2 to 32767   | Reserved           |

The input filter function enables the user to set the low pass characteristic of an analog input. The value of 1 to 100 specifies as a percentage (%) the weighting of new measured values to previously averaged measurements. Examples:

- 100 indicates that there was no filtering.
- 50 indicates that each new measurement will be calculated with a weighting of 50:50 against previous measurements.
- 1 indicates that each new measurement will be calculated with a weighting of 1% against previous measurements.

The values for the input filter functions are determined as follows:

| Table 209: Definition of manage simple I/Os ( | (input filter) |
|-----------------------------------------------|----------------|
|-----------------------------------------------|----------------|

| Byte   | Value                       | Description                                                        |
|--------|-----------------------------|--------------------------------------------------------------------|
| 0      | 0<br>1 to 100<br>101 to 255 | Reserved<br>Filter characteristics of the analog input<br>Reserved |
| 1 to 3 |                             | Reserved                                                           |

Table 210: "Manage simple I/Os" (here: Set filter value 50 for analog input with I/O number #0)

| Transaction       | Regist     | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFERO | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             | 32         | 00         | 00         | 00         | 00         | 00         | 00         | 00         | ЗA       | 01       | 00       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |

To support the ongoing exchange of the KTY sensors by a PT1000 type sensor a possibility is provided of a "KTY emulation". It means that the measured resistance is treated as a PT100 resistance. With the emulation function ON this PT1000 resistance is emulated into KTY resistance values. The KTY emulation can be turned ON/OFF by an indirect write with at the offset of 0x0100. The indirect read access provides the current status of the function.

Table 211: "Reading the currently set function" (here: ON = byte 3 = 0x01)

| Transaction       | Registe    | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            |            |            |            |            | 7A       | 01       | 81       | 00       | 01      |
| Wait for FREL = 1 | REL = 1    |            |            |            |            |            |            |            |          |          |          |          |         |
| Read ON           | 00         | 00         | 00         | 01         |            |            |            |            |          |          |          |          |         |

Table 212: ON write command

| Transaction       | Regist     | Register   |            |            |            |            |            |            |          |          |          |          |         |
|-------------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|----------|----------|----------|---------|
|                   | PC_BUFFER0 | PC_BUFFER1 | PC_BUFFER2 | PC_BUFFER3 | PC_BUFFER4 | PC_BUFFER5 | PC_BUFFER6 | PC_BUFFER7 | PC_ADD_H | PC_ADD_L | PC_OFF_H | PC_OFF_L | PC_CTRL |
| Write             |            |            |            |            | 00         | 00         | 00         | 01         | ЗA       | 01       | 81       | 00       | 01      |
| Wait for FREL = 1 |            |            |            |            |            |            |            |            |          |          |          |          |         |

The KTY emulation function will be available for the EEx37 and the EDx35 type encoder. It will be not implemented at the EKx36 and the EFx50 type encoder.

# 9.9.3 Identify simple I/Os

If simple I/Os are implemented this resource offers identification of available I/Os and their function.

Table 213: Identify simple I/Os defining value

| Defining value | Offset | Value     |
|----------------|--------|-----------|
| RID            |        | 202h      |
| Resource name  | 0      | "IDENTIO" |

This RID is foreseen for futur use only.

## 10 FPGA IP-Core

The HIPERFACE DSL® interface is installed in the frequency inverter system via a special protocol logic circuit, known as the DSL Master. The circuit is installed in an FPGA component and is supplied as an Intellectual Property Core (IP Core). The IP Core of the DSL master is supplied in a form such that it can be freely connected within the FPGA. If there is sufficient space within the FPGA used, the DSL Master can be installed in the same component as the frequency inverter application.

To be able to join different components to the IP Core, e.g. internal FPGA buses, various open-source interface blocks are supplied with the IP Core.

figure 48 shows the block circuit diagram of the DSL Master circuit without the interface blocks. Signal characteristics are listed in table 214, functional characteristics in table 215.



3) Interface only available in Safety variant

Figure 48: Block circuit diagram of the DSL Master IP Core

Table 214: Signal characteristics of the DSL Master IP Core

| Signal characteristics                         |             |
|------------------------------------------------|-------------|
| IP Core clock – "clk"                          |             |
| Frequency                                      | 75.0 MHz    |
| Frequency tolerance                            | ±100 ppm    |
| IP Core reset – "rst"                          | High active |
| Minimum reset duration after switch on/loading | 20 ns       |
| HIPERFACE DSL <sup>®</sup> interface           |             |

| "dsl_out"                                                                                                              | Based on RS-485 specification, see appli-                       |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| "dsl_in"                                                                                                               | cation schematics                                               |
| "dsl_en"                                                                                                               |                                                                 |
| Typical signal transmission rate                                                                                       | 9,375,000 baud                                                  |
| Drive interface                                                                                                        |                                                                 |
| "online_status_d(15:0)"<br>"hostd_a(6:0)"<br>"hostd_di(7:0)"<br>"hostd_do(7:0)"<br>"hostd_r"<br>"hostd_w"<br>"hostd_f" | drive interface signals                                         |
| SPI PIPE interface - optional, configurable by th                                                                      | e user                                                          |
| "pipipe_clk"<br>"pipipe_miso"<br>"pipipe_ss"                                                                           | Based on SPI specification                                      |
| Maximum SPI clock                                                                                                      | 10 MHz                                                          |
| Control signals                                                                                                        |                                                                 |
| Digital input - "sync"                                                                                                 | Synchronization to drive clock                                  |
| Sync signal cycle time                                                                                                 | 12.2 1950 µs                                                    |
| Minimum sync signal high/active duration                                                                               | 1µs                                                             |
| Minimum sync signal low/inactive duration                                                                              | 1µs                                                             |
| Maximum jitter sync frequency                                                                                          | ± 2 system clock cycles, 26 ns                                  |
| Digital output - "sync_locked"                                                                                         | Drive clock synchronization indicator                           |
| Digital output – "interrupt"                                                                                           | Interrupt configurable by the user, high active                 |
| Digital output – "link"                                                                                                | DSL interface indicator, high active                            |
| Digital output - "fast_pos_rdy"                                                                                        | Indicator fast position value availability                      |
| Digital output - "dev_thr_err"                                                                                         | Indicator position estimator deviation threshold crossed        |
| Digital input – "bigend"                                                                                               | Byte sequence selection for register addresses                  |
| Test signals                                                                                                           |                                                                 |
| Digital output "estimator_on"                                                                                          | Indicator for active position estimator                         |
| Digital output "safe_channel_err"                                                                                      | Indicator for safety frame transmission errors                  |
| Digital output "safe_pos_err"                                                                                          | Indicator for safe position update errors                       |
| Digital output "acceleration_err"                                                                                      | Indicator for transmission error of fast position               |
| Digital output "acc_thr_err"                                                                                           | Indicator for crossing of fast position error counter threshold |
| Digital output "encoding_err"                                                                                          | Indicator for 8b/10b encoding transmis-<br>sion fault           |

Table 215: Functional characteristics of the DSL Master IP Core

|                                  |         | Value   |              | Units<br>MHz |           |  |
|----------------------------------|---------|---------|--------------|--------------|-----------|--|
| Parameter                        | Minimum | Typical | Maxi-<br>mum |              | Remarks   |  |
| System clock                     | 74.9925 | 75.0000 | 75.0075      |              | ± 100 ppm |  |
| Characteristics of the interface |         |         |              |              |           |  |

|                                                   |              | Value   |              |                    |                                                                           |  |
|---------------------------------------------------|--------------|---------|--------------|--------------------|---------------------------------------------------------------------------|--|
| Parameter                                         | Minimum      | Typical | Maxi-<br>mum | Units              | Remarks                                                                   |  |
| Wire transmission rate                            |              | 9.375   |              | MBd                |                                                                           |  |
| Reset duration                                    | 0.02         | 0.06    |              | μs                 | Reset is High active                                                      |  |
| Recovery time following communications failure    |              |         | 727          | μs                 |                                                                           |  |
| Characteristics of the motor                      | feedback s   | ystem   |              |                    |                                                                           |  |
| Position resolution per rev-<br>olution           |              | 23      | 40           | Bit                | The total can be a                                                        |  |
| Number of resolved revolu-<br>tions               |              | 16      | 40           | Bit                | maximum of 40 bit                                                         |  |
| Rotation speed                                    |              |         | 262,000      | rad/s              | 24 bit/rotation                                                           |  |
| Acceleration                                      |              |         | 670,000      | rad/s <sup>2</sup> | 24 bit/rotation                                                           |  |
| Dead time                                         |              | 10.5    |              | μs                 | SYNC trigger to posi-<br>tion register update                             |  |
| Sampling latency                                  |              |         | 1            | μs                 | SYNC trigger to posi-<br>tion sampling time                               |  |
| Characteristics of the host in                    | nterface     |         | 1            |                    | I                                                                         |  |
| Cycle time of the frequency inverter              | 12.1         |         | 1,950        | μs                 | In SYNC mode                                                              |  |
| Packet cycle time                                 | 12.1         |         | 27           | μs                 | In SYNC mode                                                              |  |
| Packet cycle time                                 |              | 11.52   |              | μs                 | Infree-running mode                                                       |  |
| Duration of the SYNC signal                       | 0.04         |         |              | μs                 | The SYNC signal<br>must be inactive for<br>at least 0.04 µs per<br>cycle. |  |
| SYNC signal jitter                                |              |         | 26           | ns                 | ±2 System clock cycles                                                    |  |
| Characteristics of the SPI PI                     | PE interface | •       | 1            |                    | I                                                                         |  |
| Clock of SPI PIPE                                 |              |         | 10           | MHz                |                                                                           |  |
| Characteristics of the paran                      | neter channe | əl      |              |                    |                                                                           |  |
| Theoretical transmission rate                     | 166          |         | 334          | kBd                |                                                                           |  |
| Duration of access to the communications resource | 167          |         | 1,100        | μs                 | "short message"                                                           |  |
| Duration of access to the encoder resource        |              |         |              |                    |                                                                           |  |
| Characteristics of the Senso                      | rHub chann   | el      |              |                    |                                                                           |  |
| Transmission rate                                 | 334          |         | 669          | kBd                |                                                                           |  |

The following table contains a description of the pin functions of the DSL Master IP Core. Pin functions

Table 216: Pin functions of the IP Core

| Pin description | Туре  | Function                   | Note |
|-----------------|-------|----------------------------|------|
| rst             | Input | Master reset (High active) |      |
| clk             | Input | Clock input                |      |

| sync                  | Input  | Drive cycle for position sampling trig-<br>ger         |
|-----------------------|--------|--------------------------------------------------------|
| interrupt             | Output | Configurable interrupt                                 |
| Interrupt_s           | Output | Configurable interrupt                                 |
| link                  | Output | Connection display                                     |
| sync_locked           | Output | Drive cycle indicator                                  |
| bigend                | Input  | Byte sequence selection<br>register addresses          |
| fast_pos_rdy          | Output | Indicator position value availability                  |
| sample                | Output | Test signal line sampler                               |
| estimator_on          | Output | Position estimator indicator                           |
| safe_channel_err      | Output | Safe position channel error indicator                  |
| safe_pos_err          | Output | Safe position update error indicator                   |
| acceleration_err      | Output | Fast position transmission fault indi-<br>cator        |
| acc_thr_err           | Output | Fast position error counter indicator                  |
| encoding_err          | Output | Encoding fault indicator                               |
| dev_thr_err           | Output | Error signal "Max. estimated position deviation"       |
| aux_signals(11:0)     | Output | Interface relevant internal signals                    |
| dsl_in                | Input  | DSL link, input data                                   |
| dsl_out               | Output | DSL link, output data                                  |
| dsl_en                | Output | DSL link transceiver, activation                       |
| spipipe_ss            | Input  | Selection SensorHub-SPI                                |
| spipipe_clk           | Input  | Clock for SensorHub SPI                                |
| spipipe_miso          | Output | SensorHub SPI, master input data/<br>slave output data |
| online_status_1(15:0) | Output | IP-Core status bits                                    |
| host1_a(6:0)          | Input  | Address bus                                            |
| host1_di(7:0)         | Input  | Data bus input                                         |
| host1_do(7:0)         | Output | Data bus output                                        |
| host1_r               | Input  | Selection read access                                  |
| host1_w               | Input  | Selection write access                                 |
| host1_f               | Input  | Selection freeze register                              |
| online_status_2(15:0) | Output | IP-Core status bits                                    |
| host2_a(6:0)          | Input  | Address bus                                            |
| host2_do(7:0)         | Output | Data bus output                                        |
| host2_f               | Input  | Selection freeze register                              |
| online_status_d(15:0) | Output | IP-Core status bits                                    |
| hostd_a(6:0)          | Input  | Address bus                                            |
| hostd_di(7:0)         | Input  | Data bus input                                         |
| hostd_do(7:0)         | Output | Data bus output                                        |
| hostd_r               | Input  | Selection read access                                  |
| hostd_w               | Input  | Selection write access                                 |
| hostd_f               | Input  | Selection freeze register                              |

## 10.1 Interface blocks

Various interface blocks for the IP Core allow simpler access for differing drive architectures. SICK provides two different interface blocks as open-source VHDL modules. This enables individual modifications and adaptations. There are examples for a parallel or serial interface.

This section describes the connections between the interface blocks and the IP Core.



If interface blocks are altered or self-created, the installer must pay attention to the safety measures and processes when doing so. It is recommended that the interface blocks for Safe 1 and Safe 2 interface should be realized by using the SPI interface.

The figure below shows possible combinations of interface blocks.



Figure 49: Combination of interface blocks

## **10.2** Serial interface block

As an example, a serial interface block is supplied together with the IP Core. In this example, a Full Duplex "Serial Peripheral Interface (SPI)" is installed.

The figure and table below show the interface signals.



Figure 50: Serial interface block signals

| Pin name                   | Model<br>name | Function                   | Note                                  |
|----------------------------|---------------|----------------------------|---------------------------------------|
| User interface             |               |                            |                                       |
| clk                        | Input         | Clock input                |                                       |
| spi_miso                   | output        | SPI data output            |                                       |
| spi_mosi                   | Input         | SPI data input             |                                       |
| spi_clk                    | Input         | SPI clock                  |                                       |
| spi_sel                    | Input         | SPI selection              |                                       |
| IP Core interface          |               |                            |                                       |
| rst                        | Input         | Internal reset             | Connect to IUO(1) of the IP Core      |
| bit_period(2:0)            | Input         | Internal state machine     | Connect to IUO(4:2) of the IP<br>Core |
| online_sta-<br>tus_d(15:0) | Input         | Internal status IP Core    |                                       |
| hostd_a(6:0)               | output        | Register block address bus |                                       |
| hostd_di(7:0)              | output        | Data bus interface to core |                                       |
| hostd_do(7:0)              | Input         | Data bus core to interface |                                       |
| hostd_r                    | output        | Read access requirement    |                                       |
| hostd_w                    | output        | Write access requirement   |                                       |
| hostd_f                    | output        | Freeze register selection  |                                       |

The signal characteristics of the serial interface block are set out in the table below:

Table 218: SPI interface characteristics

| Parameter            | Value                                       |         | Units        | Comments |  |
|----------------------|---------------------------------------------|---------|--------------|----------|--|
|                      | Mini-<br>mum                                | Typical | Maxi-<br>mum |          |  |
| Clock spi_clk        |                                             |         | 10           | MHz      |  |
| Clock phase (PHA)    | PHA = 1, scanning during falling clock edge |         |              |          |  |
| Clock polarity (POL) | POL = 0, base value of the clock is 0       |         |              |          |  |

| Parameter       | Value        |             |              | Units | Comments |
|-----------------|--------------|-------------|--------------|-------|----------|
|                 | Mini-<br>mum | Typical     | Maxi-<br>mum |       |          |
| Data endianness | MSB is clo   | ocked out f | irst         |       |          |

The SPI interface block implements the following register based transactions:

- Read individual register
- Read several registers with random access
- Write to individual register
- Write to several registers (automatic increment)
- Read/write sequence

# NOTE

It must be noted that during a read/write sequence, the write operation must always be the final transaction.

At the beginning of each transaction, the DSL Master transmits the online-status via  ${\tt spi\_miso}$  in two bytes.

## 10.2.1 Time control of the SPI

When accessing the SPI interface, the following specifications for time control must be adhered to:

#### 

Each transaction via SPI is included in <code>spi\_sel</code> by a "1" level. With each <code>spi\_sel</code> reset, a new transaction is started. This causes the online-status to be retransmitted in the first two bytes.

The time sequence is shown in the following time sequence diagram and in table 219.



Figure 51: Time control of the SPI

#### The time control is given in the table below:

Table 219: Time control of the SPI

| Diagram position | Description                            | Minimum | Maximum | Units |
|------------------|----------------------------------------|---------|---------|-------|
| а                | Setting spi_sel before spi_clk         | 25      |         | ns    |
| b                | Time for spi_clk high                  | 50      |         | ns    |
| С                | Time for spi_clk low                   | 50      |         | ns    |
| d                | Setting spi_mosi before spi_clk<br>low | 10      |         | ns    |
| е                | Keep spi_mosi at spi_clk low           | 25      |         | ns    |
| f                | Keep spi_sel at spi_clk low            | 260     |         | ns    |
| g                | Delay spi_miso at spi_clk high         | 25      | 60      | ns    |
| h                | Delay spi_miso at spi_sel low          | 25      | 60      | ns    |

| Diagram<br>position | Description          | Minimum | Maximum | Units |
|---------------------|----------------------|---------|---------|-------|
| i                   | Time for spi_sel low | 50      |         | ns    |

#### 10.2.2 Dummy read process

Due to the transmission of the online-status, Online Status read transactions need less time for transmission via  $pi_mosi$  than when receiving via  $pi_miso$ . Therefore, when receiving via  $spi_miso$ , dummy read transactions must be inserted into  $spi_mosi$  to avoid unwanted extra transactions.

A read access to register 3Fh has no effect and must be used for this purpose.

#### 10.2.3 Read individual register

Using the SPI transaction "Read individual register", an individual register can be read in the IP Core of the DSL Master.

| Symbol                | Meaning                                           |  |  |
|-----------------------|---------------------------------------------------|--|--|
| R                     | Access bit: Read ("1")                            |  |  |
| REG ADDR              | Register address (00h to 7Fh)                     |  |  |
| DUMMY ADDR            | Register address for the dummy read process (3Fh) |  |  |
| ONLINE STATUS H       | Online-status – High byte                         |  |  |
| ONLINE STATUS L       | Online-status – Low byte                          |  |  |
| REG DATA              | Register content                                  |  |  |
| spi_ss                |                                                   |  |  |
| spi_clk               |                                                   |  |  |
| spi_mosiR REG ADDF    |                                                   |  |  |
| spi_misoONLINE STATUS | H ONLINE STATUS L REG DATA                        |  |  |

## 10.2.4 Read several registers

Using the SPI transaction "Read several registers", several registers can be read in the IP Core of the DSL Master. Registers can be selected for reading in any sequence desired.

| Symbol                | Meaning                                           |  |  |  |
|-----------------------|---------------------------------------------------|--|--|--|
| R                     | Access bit: Read ("1")                            |  |  |  |
| REG ADDR x            | Register address (00h to 7Fh), no. x              |  |  |  |
| DUMMY ADDR            | Register address for the dummy read process (3Fh) |  |  |  |
| ONLINE STATUS H       | Online-status – High byte                         |  |  |  |
| ONLINE STATUS L       | Online-status – Low byte                          |  |  |  |
| REG DATA x            | Content of register x                             |  |  |  |
| spi_ss                |                                                   |  |  |  |
| spi_clk               |                                                   |  |  |  |
| spi_mosiR REG ADDR    | R 1 R REG ADDR 2 R DUMMY ADDR DUMMY ADDR          |  |  |  |
| spi_miso ONLINE STATU | S H ONLINE STATUS L REG DATA 1 REG DATA 2         |  |  |  |

#### 10.2.5 Write to individual register

Using the SPI transaction "Write to individual register", an individual register can be written to in the IP Core of the DSL Master.

| Symbol                | Meaning                       |  |
|-----------------------|-------------------------------|--|
| W                     | Access bit: Write ("0")       |  |
| REG ADDR              | Register address (00h to 7Fh) |  |
| REG DATA              | Register content              |  |
| ONLINE STATUS H       | Online-status – High byte     |  |
| ONLINE STATUS L       | Online-status – Low byte      |  |
| spi_ss                |                               |  |
| spi_clk               |                               |  |
| spi_mosi W REG ADDR   | W REG ADDR REG DATA           |  |
| spi_miso ONLINE STATU | SH ONLINE STATUS L            |  |

#### 10.2.6 Write to several registers (automatic increment)

Using the SPI transaction "Write to several registers", several registers can be written to in the IP Core of the DSL Master. During the transaction only the address of the starting register is transmitted. With each register data byte, the IP Core raises the addresses automatically.

# i NOTE

If several registers are written to in any desired order, care must be taken that for each new sequence new SPI transactions are started.

| Symbol          | Meaning                                       |
|-----------------|-----------------------------------------------|
| W               | Access bit: Write ("0")                       |
| REG ADDR        | Address of the starting register (00h to 7Fh) |
| REG DATA x      | Content of register x, beginning at REG ADDR  |
| ONLINE STATUS H | Online-status – High byte                     |
| ONLINE STATUS L | Online-status – Low byte                      |

| spi_ss   |                 |                 |            |            |  |
|----------|-----------------|-----------------|------------|------------|--|
| spi_clk  |                 |                 |            |            |  |
| spi_mosi | W REG ADDR      | REG 1 DATA      | REG 2 DATA | REG 3 DATA |  |
| spi_miso | ONLINE STATUS H | ONLINE STATUS L |            |            |  |

### 10.2.7 Read/write sequence

The SPI transaction "Read/write sequence" permits a rapid sequence of actions that consist of read processes at one or more registers and related write processes to several registers in sequence in the IP Core of the DSL Master. The SPI SS is not reset during the transaction and the online-status is not transmitted twice.



The write operation must always form the final part of the "Read/write sequence". Multiple and single read or write accesses cannot be combined.

| Symbol                | Meaning                                              |
|-----------------------|------------------------------------------------------|
| R                     | Access bit: Read ("1")                               |
| W                     | Access bit: Write ("0")                              |
| REG ADDR 1            | Register address for read access (00h to 7Fh)        |
| REG ADDR 2            | Register start address for write access (00h to 7Fh) |
| REG DATA 2            | Register content for write access                    |
| MASTER STATUS H       | Online-status – High byte                            |
| MASTER STATUS L       | Online-status – Low byte                             |
| REG DATA 1            | Register content for read access                     |
| spi_ss                |                                                      |
| spi_clk               |                                                      |
| spi_mosiR REG ADDR    | R 1 W REG ADDR 2 REG 2 DATA                          |
| spi miso MASTER STATU | IS H MASTER STATUS L REG 1 DATA                      |

#### 10.2.8 SPI errors

If the address of the SPI interface is wrong, fault indications are issued via spi\_miso.

The fault indication is shown by a "1" signal to spi\_miso, after which the spi\_sel is reset by the frequency inverter application.

table 220 contains a list of the fault conditions that lead to a fault indication.

Table 220: SPI errors

| Fault condition of the SPI       | Fault indication       |  |
|----------------------------------|------------------------|--|
| Incorrect number of CLK impulses | spi_miso at high level |  |
| Write command without data       | spi_miso at high level |  |

## **10.3** Parallel interface block

As an example, a parallel interface block is supplied together with the IP Core.

The parallel interface block follows the Texas Instruments Asynchronous External Memory Interface A (EMIFA). The reference document for this interface is the User's Guide SPRUFL6E, dated April 2010.

The figure and table below show the interface signals.



Figure 52: Parallel interface block signals

NOTE

i

Please note that the EMIFA block supplied with the HIPERFACE DSL<sup>®</sup> IPCore is only fit for the usage with drive interface. It can be adapted to safe 1 and safe 2 interfaces if needed, but it is not suggested. It is the user's responsibility in providing the interface-block with the required fault-detection.

| Table 221: | Parallel | interface | block | signals |
|------------|----------|-----------|-------|---------|
|------------|----------|-----------|-------|---------|

| Pin name          | Model<br>name | Function                   | Note                                               |
|-------------------|---------------|----------------------------|----------------------------------------------------|
| User interface    |               |                            |                                                    |
| ema_clk           | Input         | Clock input                | Separate clock domain to the IP Core               |
| dsl_a(5:0)        | Input         | EMIFA: Address bus         |                                                    |
| dsl_di(15:0)      | Input         | EMIFA: Data bus input      |                                                    |
| dsl_do(15:0)      | output        | EMIFA: Data bus output     |                                                    |
| dsl_be(1:0)       | Input         | EMIFA: Byte switch on      |                                                    |
| dsl_ba            | Input         | EMIFA: Memory bank         |                                                    |
| dsl_ce_l          | Input         | EMIFA: Slave selection     |                                                    |
| dsl_oe_l          | Input         | EMIFA: Output switch on    |                                                    |
| dsl_we_l          | Input         | EMIFA: Write access        |                                                    |
| dsl_wait          | output        | EMIFA: Maintenance display |                                                    |
| dsl_freeze        | Input         | Freeze register            |                                                    |
| dsl_8n16          | Input         | Data bus width selection   |                                                    |
| bigend            | Input         | Byte sequence selection    | Connect to the bigend input of the IP Core as well |
| IP Core interface |               |                            |                                                    |

| Pin name                   | Model<br>name | Function                   | Note                                        |
|----------------------------|---------------|----------------------------|---------------------------------------------|
| rst                        | Input         | Internal reset             | Connect to IUO(1) of the IP<br>Core         |
| bit_period(2:0)            | Input         | Internal state machine     | Connect to IUO(4:2) of the IP-<br>Core      |
| online_sta-<br>tus_d(15:0) | Input         | Internal status IP Core    |                                             |
| hostd_a(6:0)               | output        | Register block address bus |                                             |
| hostd_di(7:0)              | output        | Data bus interface to core |                                             |
| hostd_do(7:0)              | Input         | Data bus core to interface |                                             |
| hostd_r                    | output        | Read access requirement    |                                             |
| hostd_w                    | output        | Write access requirement   |                                             |
| hostd_f                    | output        | Freeze register selection  | Should be set 1 cycle before reading starts |

## NOTE

1

Note that the parallel interface does not implement the online\_status signals. These signals must be recorded by the user separately to the parallel interface.

The signal characteristics of the parallel interface block are set out in the table below:

Table 222: Characteristics of the EMIFA interface

| Parameter       | Value |         |      | Units          |
|-----------------|-------|---------|------|----------------|
|                 | Min.  | Typical | Max. |                |
| Clock (ema_clk) |       |         | 100  | MHz            |
| Setup time      | 2     |         |      | EMA_CLK cycles |
| Strobe time     | 7     |         |      | EMA_CLK-cycles |
| Hold time       | 1     |         |      | EMA_CLK-cycles |
| Turnaround time | 1     |         |      | EMA_CLK-cycles |

## 10.3.1 Assignment to the host

The assignment of the signals between Host (interfaces master with EMIFA signals) and DSL Master (interfaces slave) should appear as follows:



Figure 53: Allocation of parallel interface block to host

The table below provides details of the interface installation:

| Table 223: Det | tails of the r | arallal interf | and blocks |
|----------------|----------------|----------------|------------|
| 1001e 225. Del | alls of the p  | araller interi |            |

| Interfaces signal | Installation detail                                                                                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dsl_di, dsl_do    | 16 bit wide data bus with separate input and output direction.                                                                                                                                                         |
| dsl_a             | Address bus for addressing 16 bit registers.                                                                                                                                                                           |
| dsl_ba            | Sub-address for 8 bit interface. If the parallel bus is used with a 16 bit wide EMIFA interface, only even addresses are used and this input is not used.                                                              |
| dsl_be_l          | "Switch on single byte" inputs. These inputs are used to access individual data-bytes of a 16 bit wide EMIFA interface. Note that both inputs low triggers two subsequent (8 bit each) accesses.                       |
| dsl_ce_l          | Slave parallel bus selection. This signal can be an internally generated selection signal (chip enable) or part of the address decoding. If this signal is deactivated ('1'), no access to the DSL Master is possible. |
| dsl_oe_l          | Input "Output switch on". This signal gives the time control for a direction switch of the bi-directional bus.                                                                                                         |
| dsl_we_l          | Input "Switch on write access". This signal gives the time control for a write access to the DSL Master.                                                                                                               |
| dsl_wait          | Waiting time Host direction The minimum requirement for the bus states of the parallel bus are specified in Table 9.                                                                                                   |

In addition to the EMIFA signals, the  $\tt dsl\_freeze$  and  $\tt dsl\_8n16$  signals are implemented.

| Interfaces signal | Value | Function                                |
|-------------------|-------|-----------------------------------------|
| dsl_freeze        |       | Use for consistent multi-byte access    |
|                   | 0     | Multi-byte registers are refreshed      |
|                   | 1     | Multi-byte registers are frozen         |
| dsl_8n16          |       | Use for selection of the data bus width |
|                   | 0     | 16 bit width                            |
|                   | 1     | 8 bit width                             |

Table 224: Additional parallel interface block signals

Also, because of the selection of <code>bigend</code>, the register assignment of the DSL Master should be taken into account.

## 10.4 Basic interface specification

If a fast connection of the IP-Core registers is needed the user can develop an own interface block directly connected to the basic interface. The following signals are available for interfacing the IP Core directly:

| Table 225: Direct inte | erfa | cing | ( signa | als |  |
|------------------------|------|------|---------|-----|--|
|                        |      |      |         |     |  |

| Pin name        | IP Core signal type | Function                        | Note                                  |
|-----------------|---------------------|---------------------------------|---------------------------------------|
| hostd_a(6:0)    | input               | Register block address bus      |                                       |
| hostd_di(7:0)   | input               | Data in bus interface to core   |                                       |
| hostd_do(7:0)   | output              | Data out bus core to interface  |                                       |
| hostd_r         | input               | Read access identifier          |                                       |
| hostd_w         | input               | Write access identifier         |                                       |
| hostd_f         | input               | Register block freeze indicator |                                       |
| bit_period(2:0) | output              | Internal state machine timing   | aux_signals (4:2) top<br>level output |

#### 

Please note that the Basic Interface only fit for the usage with drive interface. It can be adapted to safe 1 and safe 2 interfaces if needed, but it is not suggested. It's on the user's responsibility in providing the interface with the required fault-detection.

#### 10.4.1 General information

The main signals for accessing the basic interface are the address bus (hostd\_a), the data in (hostd\_di) and data out (hostd\_do) lines as well as their respective read and write flags (hostd\_r and hostd\_w). Apart from these access signals, there are two other important signals:

1 The register freeze flag (hostd f)

This flag controls the updating of multi-byte registers inside the IP Core. When it is raised to '1', no further updates are done for those multi-byte registers. Update values are stored separately, but will not be available in their corresponding registers until the freeze flag drops to '0' again. This procedure should be used whenever a multi-byte register is read, to avoid updates in between read operations of a single set of data.

2 The internal timing reference (bit\_period)

Some registers care for being read by the user, and there is a specific timing when the data from the data in line is actually written to the register on which the write command is issued. Therefore, when implementing the fastest possible communications, the user needs to be aware of these timings.

# i NOTE

It should be noted that some commands can only be issued once per eight clock cycles of the IP Core (which translates to roughly 110 ns). If the user interface is designed in a way that guarantees the read/write flags to be always set for a significantly longer time, then the timing reference doesn't need to be monitored.

#### 10.4.2 Read access timing

The read access through the basic interface must be implemented according to the diagram below.



Figure 54: Read access basic interface

The register address to be read must be set at the address bus ( $hostd_a$ ). Then the read flag ( $hostd_r$ ) must be set to "1". After two clock cycles (i.e. at the second rising edge of the CLK signal, max. 27 ns) the register data will be available at the data out bus ( $hostd_do$ ). It will be kept available for as long as the address is not changed. This is the fastest reading procedure possible for the IP Core.

#### 10.4.3 Write access timing

The write access through the basic interface must be implemented according to the diagram below.



Figure 55: Write access basic interface

For write operations it is important to monitor the bit\_period signal when implementing the fastest possible write commands. Register address and data to write to the register must be set on their corresponding busses (hostd a and hostd di). Then the write flag (hostd\_w) must be set to "1" and stay active while bit\_period is transitioning from "001" to "011". At the time of this transition, the data in the register will be updated with the data of the data in bus. The write flag should be kept high until bit period has reached "010".

bit\_period is a three bit gray counter, incrementing every clock cycle (around 13 ns). Thus, it is only possible to execute one write command every eight clock cycles, which takes about 110 ns. Of course, if the customer interface connected will issue commands significantly slower, and it is known that the write flag will be active for a time greater than 110 ns, bit\_period doesn't need to be monitored. It is only needed when aiming for the most rapid interfacing.

## 10.5 Multi byte register access

To avoid updates of multi-byte registers during read operations, multi-byte information is refreshed only in certain conditions. The tables below describe the update processes for the different registers.

| Addr                                                 | Designation                                                                                                  | R/W | Refresh blocked<br>by hostd_f | Remarks                                                                          |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-------------------------------|----------------------------------------------------------------------------------|
| 04h<br>05h                                           | EVENT_H<br>EVENT_L                                                                                           | R   | N.A                           | bit-wise info. It is not an integer value to be update consistently              |
| 06h<br>07h                                           | MASK_H<br>MASK_L                                                                                             | W   | N.A                           | write-only register. It is not updated by the Master IP-core                     |
| ODh<br>OEh<br>OFh                                    | ENC_ID2<br>ENC_ID1<br>ENC_ID0                                                                                | R   | N.A.                          | It is updated once on startup only.<br>Read access shall be done after-<br>wards |
| 10h<br>11h<br>12h<br>13h<br>14h                      | POS4<br>POS3<br>POS2<br>POS1<br>POS0                                                                         | R   | YES                           | Updated upon every protocol frame                                                |
| 15h<br>16h<br>17h                                    | VEL2<br>VEL1<br>VELO                                                                                         | R   | YES                           | Updated upon every protocol frame                                                |
| 20h<br>21h<br>22h<br>23h<br>24h<br>25h<br>26h<br>27h | PC_BUFFER0<br>PC_BUFFER1<br>PC_BUFFER2<br>PC_BUFFER3<br>PC_BUFFER4<br>PC_BUFFER5<br>PC_BUFFER6<br>PC_BUFFER7 | R/W | N.A.                          | Updated just upon a long message<br>response                                     |
| 28h<br>29h                                           | PC_ADD_H<br>PC_ADD_L                                                                                         | R/W | N.A.                          | Updated just upon a long message response                                        |
| 2Ah<br>2Bh                                           | PC_OFF_H<br>PC_OFF_L                                                                                         | W   | N.A                           | write-only register. It is not updated by the Master IP-core                     |
| 3Ah                                                  |                                                                                                              | R   | YES                           | Updated upon every protocol frame                                                |
| 2Bh                                                  | MAXDEV_H<br>MAXDEV_L                                                                                         | W   | N.A.                          | write-only register. It is not updated<br>by the Master IP-core                  |

Table 226: Multi-byte registers access table, driver interface

| Addr                            | Designation                               | R/W | Refresh blocked<br>by host1_f | Remarks                                                                          |
|---------------------------------|-------------------------------------------|-----|-------------------------------|----------------------------------------------------------------------------------|
| ODh<br>OEh<br>OFh               | ENC_ID2<br>ENC_ID1<br>ENC_ID0             | R   | N.A.                          | It is updated once on startup only.<br>Read access shall be done after-<br>wards |
| 19h<br>1Ah<br>1Bh<br>1Ch<br>1Dh | VPOS4<br>VPOS3<br>VPOS2<br>VPOS1<br>VPOS0 | R   | YES                           | Updated upon every eight protocol<br>frames                                      |
| 1Eh<br>1Fh                      | VPOSCRC_H<br>VPOSCRC_L                    | R   | YES                           | Updated upon every eight protocol<br>frames                                      |

Table 228: Multi-byte registers access table, safe 2 interface

| Addr       | Designation      | R/W | Refresh blocked<br>by host2_f | Remarks                                     |
|------------|------------------|-----|-------------------------------|---------------------------------------------|
| 19h<br>1Ah | VPOS24<br>VPOS23 |     |                               |                                             |
| 1Bh        | VPOS22           | R   | YES                           | Updated upon every eight protocol<br>frames |
| 1Ch        | VPOS21           |     |                               | names                                       |
| 1Dh        | VPOS20           |     |                               |                                             |
| 1Eh        | VPOSCRC2_H       | R   | YES                           | Updated upon every eight protocol           |
| 1Fh        | VPOSCRC2_L       |     | _                             | frames                                      |

#### 10.6 Register assignment

The address assignment of the registers depends on the bigend control signal and likewise on the  $dsl_8n16$  control signal for 16 bit wide parallel bus interfaces.

## NOTE

i

It should be noted that only 8 bit addressing is applicable when using the SPI interface block.

When using the parallel bus interface block (EMIFA), the register addresses must be assigned to the  $dsl_a$  signals as follows:

Table 229: Parallel bus register address assignment

| Signal     | Register address IP Core internal addressing see figure X |
|------------|-----------------------------------------------------------|
| dsl_a[5:0] | Bit 6:1                                                   |

The table below specifies the relevant address assignment.

Table 230: Address assignment for Drive and Safe 1 interface

| Designation | 8 bit,<br>Big-Endian | 8 bit,<br>Little-Endian | 16 bit,<br>Big-Endian | 16 bit,<br>Little-Endian |
|-------------|----------------------|-------------------------|-----------------------|--------------------------|
| SYS_CTRL    | 00h                  | 03h                     | 00h (15:8)            | 02h (15:8)               |
| SYnc_CTRL   | 01h                  | 02h                     | 00h ( 7:0)            | 02h ( 7:0)               |
| MASTER_QM   | 03h                  | 00h                     | 02h ( 7:0)            | 00h ( 7:0)               |
| EVENT_H     | 04h                  | 07h                     | 04h (15:8)            | 06h (15:8)               |
| EVENT_L     | 05h                  | 06h                     | 04h ( 7:0)            | 06h ( 7:0)               |
| MASK_H      | 06h                  | 05h                     | 06h (15:8)            | 04h (15:8)               |
| MASK_L      | 07h                  | 04h                     | 06h ( 7:0)            | 04h ( 7:0)               |

| Designation | 8 bit,<br>Big-Endian | 8 bit,<br>Little-Endian | 16 bit,<br>Big-Endian | 16 bit,<br>Little-Endian |
|-------------|----------------------|-------------------------|-----------------------|--------------------------|
| MASK_SUM    | 08h                  | OBh                     | 08h (15:8)            | 0Ah (15:8)               |
| EDGES       | 09h                  | OAh                     | 08h ( 7:0)            | 0Ah ( 7:0)               |
| DELAY       | OAh                  | 09h                     | 0Ah (15:8)            | 08h (15:8)               |
| VERSION     | OBh                  | 08h                     | 0Ah ( 7:0)            | 08h ( 7:0)               |
| RELEASE     | 0Ch                  | OFh                     | 0Ch (15:8)            | 0Eh (15:8)               |
| ENC_ID2     | 0Dh                  | OEh                     | 0Ch ( 7:0)            | 0Eh ( 7:0)               |
| ENC_ID1     | OEh                  | 0Dh                     | 0Eh (15:8)            | 0Ch (15:8)               |
| ENC_ID0     | OFh                  | OCh                     | OEh ( 7:0)            | 0Ch ( 7:0)               |
| POS4        | 10h                  | 17h                     | 10h (15:8)            | 16h (15:8)               |
| POS3        | 11h                  | 13h                     | 10h ( 7:0)            | 12h (15:8)               |
| POS2        | 12h                  | 12h                     | 12h (15:8)            | 12h ( 7:0)               |
| POS1        | 13h                  | 11h                     | 12h ( 7:0)            | 10h (15:8)               |
| POSO        | 14h                  | 10h                     | 14h (15:8)            | 10h ( 7:0)               |
| VEL2        | 15h                  | 16h                     | 14h ( 7:0)            | 16h ( 7:0)               |
| VEL1        | 16h                  | 15h                     | 16h (15:8)            | 14h (15:8)               |
| VEL0        | 17h                  | 14h                     | 16h ( 7:0)            | 14h ( 7:0)               |
| MIR_SUM     | 18h                  | 1Eh                     | 18h (15:8)            | 1Eh ( 7:0)               |
| VPOS4       | 19h                  | 1Fh                     | 18h ( 7:0)            | 1Eh (15:8)               |
| VPOS3       | 1Ah                  | 1Bh                     | 1Ah (15:8)            | 1Ah (15:8)               |
| VPOS2       | 1Bh                  | 1Ah                     | 1Ah ( 7:0)            | 1Ah ( 7:0)               |
| VPOS1       | 1Ch                  | 19h                     | 1Ch (15:8)            | 18h (15:8)               |
| VPOS0       | 1Dh                  | 18h                     | 1Ch ( 7:0)            | 18h ( 7:0)               |
| VPOSCRC_H   | 1Eh                  | 1Dh                     | 1Eh (15:8)            | 1Ch (15:8)               |
| VPOSCRC_L   | 1Fh                  | 1Ch                     | 1Eh ( 7:0)            | 1Ch ( 7:0)               |
| PC_BUFFER0  | 20h                  | 20h                     | 20h (15:8)            | 20h ( 7:0)               |
| PC_BUFFER1  | 21h                  | 21h                     | 20h ( 7:0)            | 20h (15:8)               |
| PC_BUFFER2  | 22h                  | 22h                     | 22h (15:8)            | 22h ( 7:0)               |
| PC_BUFFER3  | 23h                  | 23h                     | 22h ( 7:0)            | 22h (15:8)               |
| PC_BUFFER4  | 24h                  | 24h                     | 24h (15:8)            | 24h ( 7:0)               |
| PC_BUFFER5  | 25h                  | 25h                     | 24h ( 7:0)            | 24h (15:8)               |
| PC_BUFFER6  | 26h                  | 26h                     | 26h (15:8)            | 26h ( 7:0)               |
| PC_BUFFER7  | 27h                  | 27h                     | 26h ( 7:0)            | 26h (15:8)               |
| PC_ADD_H    | 28h                  | 2Bh                     | 28h (15:8)            | 2Ah (15:8)               |
| PC_ADD_L    | 29h                  | 2Ah                     | 28h ( 7:0)            | 2Ah ( 7:0)               |
| PC_OFF_H    | 2Ah                  | 29h                     | 2Ah (15:8)            | 28h (15:8)               |
| PC_OFF_L    | 2Bh                  | 28h                     | 2Ah ( 7:0)            | 28h ( 7:0)               |
| PC_CTRL     | 2Ch                  | 2Dh                     | 2Ch (15:8)            | 2Ch (15:8)               |
| PIPE_S      | 2Dh                  | 2Fh                     | 2Ch ( 7:0)            | 2Eh (15:8)               |
| PIPE_D      | 2Eh                  | 2Eh                     | 2Eh (15:8)            | 2Eh ( 7:0)               |
| PC_DATA     | 2Fh                  | 2Ch                     | 2Eh ( 7:0)            | 2Ch ( 7:0)               |
| SAFE_CTRL   | 35h                  | 35h                     | 34h ( 7:0)            | 34h (15:8)               |
| SAFE_SUM    | 36h                  | 36h                     | 36h (15:8)            | 36h ( 7:0)               |
| S_PC_DATA   | 37h                  | 37h                     | 36h ( 7:0)            | 36h (15:8)               |

| Designation | 8 bit,<br>Big-Endian | 8 bit,<br>Little-Endian | 16 bit,<br>Big-Endian | 16 bit,<br>Little-Endian |
|-------------|----------------------|-------------------------|-----------------------|--------------------------|
| ACC_ERR_CNT | 38h                  | 38h                     | 38h (15:8)            | 38h ( 7:0)               |
| MAXACC      | 39h                  | 39h                     | 38h ( 7:0)            | 38h (15:8)               |
| MAXDEV_H    | 3Ah                  | 3Bh                     | 3Ah (15:8)            | 3Ah (15:8)               |
| MAXDEV_L    | 3Bh                  | 3Ah                     | 3Ah ( 7:0)            | 3Ah ( 7:0)               |
| EVENT_S     | 3Dh                  | 3Dh                     | 3Ch ( 7:0)            | 3Ch (15:8)               |
| MASK_S      | 3Eh                  | 3Eh                     | 3Eh (15:8)            | 3Eh ( 7:0)               |
| DUMMY       | 3Fh                  | 3Fh                     | n/v                   | n/v                      |

The table below specifies the relevant address assignment for Safe 2 interface. It should be noted that 16 bit addressing is not given for Safe 2 interface, as usage of the EMIFA interface block is not recommended.

Table 231: Address assignment for Safe 2 interface

| Designation | 8 bit,<br>Big-Endian | 8 bit,<br>Little-Endian |
|-------------|----------------------|-------------------------|
| VERSION     | OBh                  | 08h                     |
| ENC2_ID     | OFh                  | 0Ch                     |
| STATUS2     | 18h                  | 1Eh                     |
| VPOS24      | 19h                  | 1Fh                     |
| VPOS23      | 1Ah                  | 1Bh                     |
| VPOS22      | 1Bh                  | 1Ah                     |
| VPOS21      | 1Ch                  | 19h                     |
| VPOS20      | 1Dh                  | 18h                     |
| VPOSCRC2_H  | 1Eh                  | 1Dh                     |
| VPOSCRC2_L  | 1Fh                  | 1Ch                     |
| DUMMY2      | 3Fh                  | 3Fh                     |

## 10.7 Implementation of the IP Core for Xilinx Spartan-3E/6

The DSL Master IP Core is provided by SICK for Xilinx Spartan-3E and Spartan-6 FPGA components.

table 229 lists the requirements that must be fulfilled for the FPGA components selected.

| FPGA requirements                               | IP Core variant  | Spartan-3E | Spartan-6 |
|-------------------------------------------------|------------------|------------|-----------|
| Supported "Speed Grades"                        |                  | -4         | -3        |
|                                                 |                  | -5         | -2        |
| Number of "Slices" used / "Slice reg-<br>ister" | Standard, serial | 2,522      | 1,882     |
| Number of "BUFG/BUFGMUX" used                   |                  | 1          | 1         |
| Timing requirements (clk periods)               |                  | 13 ns      | 13 ns     |

Table 232: Requirements of Xilinx Spartan-3E/6 FPGAs

The implementation of the IP Core is based on an installed tool-chain, that is provided by Xilinx.

#### 10.7.1 Design variants

The DSL Master IP Core is supplied in two variants.

#### Standard

The "Standard" variant (dslm\_n) is a small IP Core, but does not support any safety functions and diagnostics of the protocol and the motor feedback systems connected. Use of the "Standard" variant does **not** permit a safety relevant application to be supported using SICK motor feedback systems certified for safety applications.

#### Safe

The "Safe" variant (dslm\_s) is a larger IP Core and supports safety functions and diagnostics in accordance with the requirements which are described in this manual and which are required for specific motor feedback systems (see the corresponding data sheet).

Both variants can be combined with various interface blocks (see chapter 10.1). Example projects are provided on the accompanying CD-ROM.

All IP Cores with all interface blocks are packaged as ZIP files that can be found on the accompanying CD-ROM in the "IP Core\Xilinx" folder.

Table 233: IP Core Xilinx Spartan-3E/6

| Zip | file |
|-----|------|
|-----|------|

yymmdd.dsImaster\_ xilinx.zip

**yymmdd** defines the release date of the IP Core in the format year (yy), month (mm) and day (dd).

#### 10.7.2 Design resources

The DSL Master IP Core is supplied as a net list in NGC format. Additional design resources contain a "constraint" file that specifies the time and environmental conditions as well as a VHDL template ("wrapper") for a top level circuit that integrates the IP Core.

| Path in ZIP archive | File                                                                                                             | dslm_n_bus       | dslm_n_spi       | Resource                                             |
|---------------------|------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------------------------------------------|
| ∖ISE-sp3∖           | dslm_n.ngc<br>top.ucf<br>rapper_n_bus.vhd wrap-<br>per_n_bus.xise wrap-<br>per_n_spi.vhd wrap-<br>per_n_spi.xise | x<br>x<br>x<br>x | x<br>x<br>x<br>x | IP Core, wrapper, timing con-<br>straints Spartan-3E |
| \ISE-sp6\           | dslm_n.ngc<br>top.ucf<br>wrapper_n_bus.vhd<br>wrapper_n_bus.xise<br>wrapper_n_spi.vhd<br>wrapper_n_spi.xise      | x<br>x<br>x<br>x | x<br>x<br>x<br>x | IP core, wrapper, timing con-<br>straints Spartan-6  |
| \External_Blocks    | bus_ctrl.vhd<br>spi_ctrl.vhd                                                                                     | х                | x                | Open source interface blocks                         |

Table 234: Design resources

If a Xilinx ISE project is loaded, the NGC net list must be copied directly into the project folder.

## NOTE

Please note that the NGC net lists cannot be added via the menu commands "Project > Add Source" or "Project > Add Copy of Source".

i

The instantiation of the NGC net list is by a "black\_box" in the source code of the top level design.

In VHDL, this instantiation is in accordance with the following template:

```
component dslm_n
port (...);
endcomponent;
...
attribute box_type : string;
attribute box_type of dslm_n: component is "black_box";
...
begin
...
<component_name> : dslm_n
port map (...);
...
```

In Verilog, this instantiation is in accordance with the following template:

```
module dslm_n (...);
endmodule
...
dslm_n <module_name> (...);
//synthesis attribute box_typeofdslm_n is,,black_box"
...
```

#### 10.7.3 Demo project

To get started quickly, each IP Core is supplied with a demo project for Xilinx ISE. This demo project contains all the settings to begin the installation of the IP Core with the accompanying top level design ("wrapper").

Prerequisites for the demo project are:

- All the files from the ZIP archive for the IP Core have been extracted into a folder. Any preferred location may be used for this.
- All the tools listed have been installed on the development computer.

#### Demo project resources

The ZIP archive contains the project file for Xilinx ISE, as well as help files that are automatically generated by Xilinx ISE.

The project files for the variants are set out in the table below:

Table 235: Demo project resources

| Path in ZIP archive | File                                     | dslm_n_bus | dslm_n_spi | Resource                           |
|---------------------|------------------------------------------|------------|------------|------------------------------------|
| \ISE_sp3\           | wrapper_n_bus.xise<br>wrapper_n_spi.xise | х          | x          | Xilinx ISE project file Spartan-3E |

| Path in ZIP archive | File                                     | dslm_n_bus | dslm_n_spi | Resource                          |
|---------------------|------------------------------------------|------------|------------|-----------------------------------|
| \ISE_sp6\           | wrapper_n_bus.xise<br>wrapper_n_spi.xise | х          | x          | Xilinx ISE project file Spartan-6 |

## Sequence of the demo project

This chapter lists the steps that are required to carry out the demo project for the "Standard" variant with SPI interface in Xilinx ISE 12.1.

Start "ISE Project Navigator".

| 🚈 ISE Project Navigator (M.53d) - [ISE Design Suite InfoCenter |                                                                                                                                                |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                            | <b>- -</b> X |
|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 🗾 File Edit View Project Source Process Tools Window Lay       |                                                                                                                                                |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                            | - 8 ×        |
| 🗋 🖉 🚚 🖓 🕹 🗄 🔏 🛅 🗶 🐚 🖓 🛸 🖉                                      | ا 🗄 🖻 📐 🖻 ا                                                                                                                                    | 🗖 🗣 i 🌽 ஜ i 🕨 🖾 🛠 i 🖓                                                                                                                                                                                                                                                                        |                                                                                                                                                                                            |              |
| Set                                                            | Release Overview []<br>ISE Design Suite 1<br>ISE Design Suite 1<br>> Sesign Preser<br>> AXI-4 compliance<br>> System Genera<br>> System Genera | Design Resources Documentation 2 Release Overview ighlights: esign Suite 12 enables dynamic power vation flow for timing predictability. If 9 upports a treaminder "plug-and-p                                                                                                               | reduction using patent pending automated clock galing technology.<br>play FPGA design flow Corning in Fall 2010<br>low for Vittene5 & enables lower system costs and power.<br>Ad 6 4-bit. |              |
| Addumal resources                                              | Ease of Use: Click<br>Resources<br>> What's New in<br>> Xilinx ISE Desi<br>> Known issues<br>> Getting Started                                 | ere for a summary of IP library updates<br>the <b>Documentation</b> tab to quickly locate<br>Xillink ISE Design Suite<br>gn Suite 12 Installation, Licensing, and fi<br>m Suite 12 Design Suite 12 Releas<br>with the ISE Design Suite 12 document<br>of Xilinx ISE Design Suite 12 document | e important ISE documentation resources.<br>Release Notes<br>Se                                                                                                                            |              |
| Tutorials on the Web<br>Application Notes                      |                                                                                                                                                |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                            |              |
|                                                                | IS                                                                                                                                             | E Design Suite InfoCenter                                                                                                                                                                                                                                                                    |                                                                                                                                                                                            |              |
| Console                                                        |                                                                                                                                                |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                            | +□ 8 ×       |
|                                                                |                                                                                                                                                |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                            | <u>^</u>     |
| Console O Errors Warrings ( Find in Files Results )            |                                                                                                                                                |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                            | ×            |
| Console Serrors 🔔 Warnings 🐼 Find in Files Results             |                                                                                                                                                |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                            |              |
| r urug                                                         |                                                                                                                                                |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                            |              |

Open the "Standard" project file.

| Open Project            |                                      | ? 🗙       |
|-------------------------|--------------------------------------|-----------|
| Suchen in:              | 🗁 dslm_n_spi 💽 🗸 🖨 🛗 🏢 -             |           |
|                         | iseconfig<br>Standard_spi.xise       |           |
| Zuletzt<br>verwendete D |                                      |           |
|                         |                                      |           |
| Desktop                 |                                      |           |
| 6                       |                                      |           |
| Eigene Dateien          |                                      |           |
|                         |                                      |           |
| Arbeitsplatz            |                                      |           |
|                         |                                      |           |
| Netzwerkumgeb<br>ung    | Dateiname: Standard_spi.xise         | Öffnen    |
| ang                     | Dateityp: ISE Project Files (*.xise) | Abbrechen |

The "ISE Project Navigator" should appear as follows:

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | \steinsi1\Desktop\Xilinx\ISE_sp3\dslm_n_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                               | ign Summar      |             |           |            |             |        | - • × |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------|-------------|-----------|------------|-------------|--------|-------|
| 📡 File Edit View Project Source Process Tools Window Lay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | out          | Help                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                               |                 |             |           |            |             |        | - 8 × |
| 🖸 🖓 🗐 🖓 🗄 🖓 🖄 🖬 🖹 🗙 🖬 🔁 🗶 🛄 🗄                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Ø            | P 🗟 💫 : 🗟 🗄 🖬 🖻 (P 🌾 : )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ► 🗷 📌 🗄 🖓                     |                 |             |           |            |             |        |       |
| Design ↔ □ ♂ ×                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0            | Design Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                               | wrar            | per_n_spi   | Project S | Status     |             |        |       |
| Implementation 🔿 🞆 Simulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              | Summary     IOB Properties                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Project File: Sta             | ndard_spi.xise  |             | Parser    |            |             | No Err | ors   |
| J Hierarchy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0            | 🛅 Module Level Utilization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                               | pper_n_spi      |             |           | nentation  | State:      | New    |       |
| 🝘 🖳 🤤 Standard_spi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0            | Timing Constraints     Pinout Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                               | 3500e-4cpg132   |             |           | Errors:    |             |        |       |
| Call       image: masses and masses a                                         | ç            | Clock Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                               | 12.1            |             | _         | Warnings   |             | _      |       |
| spi1 - spi ctrl - behavior (spi ctrl.vhd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -            | - 👸 Static Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                               | anced           |             |           | Routing R  |             |        |       |
| Core - dsim_n (dsim_n.ngc)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 38           | <ul> <li>Errors and Warnings</li> <li>Parser Messages</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               | x Default (unlo | (ked)       |           |            | onstraints: | _      |       |
| a top.ucf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | 🗋 Synthesis Messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Environment:                  |                 |             | _         |            | ing Score:  | -      |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A            | Translation Messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CITALOULIEIC.                 |                 |             |           |            | ing score.  |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | Map Messages     Place and Route Messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |                 |             |           |            |             |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 🗋 Timing Messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                               | Det             | ailed Repo  |           |            |             |        | E     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 📔 Bitgen Messages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Report Name                   | Status          | Generat     | ed E      | rrors      | Warnings    | Infos  |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | All Implementation Messages     Detailed Reports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Synthesis Report              |                 |             |           |            |             |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | - D Synthesis Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Translation Report            |                 |             |           |            |             |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | Translation Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Map Report                    |                 |             |           |            |             |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | Place and Route Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Place and Route Report        |                 |             |           |            |             |        |       |
| No Processes Running                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              | Post-PAR Static Timing Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power Report                  |                 |             |           |            |             |        |       |
| Processes: wrapper_n_spi - behavior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | Power Report<br>Bitgen Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Post-PAR Static Timing Report |                 |             |           |            |             |        |       |
| Design Summary/Reports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              | Secondary Reports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Bitgen Report                 |                 |             |           |            |             |        |       |
| Design Utilities     Design Utilities     User Constraints                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                               |                 |             |           |            |             |        |       |
| (in the support of th |              | Design Properties                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                               | Ford            | ndary Rep   | nate      |            |             |        | [-]   |
| Be      Implement Design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              | Enable Message Filtering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                               | 5000            |             | 5115      | -          | erated      |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Report Name                   | State           |             |           |            |             |        |       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | Optional Design Summary Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Report Name                   | State           | IS          |           | Gen        | ierateu     |        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | Optional Design Summary Contents<br>Show Clock Report<br>Show Failing Constraints                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Report Name                   |                 | nerated: 01 | /21/2011  |            |             |        |       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | Optional Design Summary Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Report Name                   |                 |             | /21/2011  |            |             |        |       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | Optional Design Summary Contents<br>Show Clock Report<br>Show Failing Constraints<br>Show Warnings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Report Name                   |                 |             | /21/2011  |            |             |        |       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | Optional Design Summary Contents<br>Show Clock Report<br>Show Failing Constraints<br>Show Warnings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Report Name                   |                 |             | /21/2011  |            |             |        |       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | Optional Design Summary Contents<br>Show Clock Report<br>Show Failing Constraints<br>Show Warnings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Report Name                   |                 |             | /21/2011  |            |             |        |       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | Optional Design Summary Contents<br>Show Clock Report<br>Show Failing Constraints<br>Show Warnings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Report Name                   |                 |             | /21/2011  |            |             |        |       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | Optional Design Summary Contents<br>Show Clock Report<br>Show Failing Constraints<br>Show Warnings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Report Name                   |                 |             | /21/2011  |            |             |        |       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | X            | Optional Design Summary Contents<br>Show Clock Report<br>Show Failing Constraints<br>Show Warnings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Report Name                   |                 |             | /21/2011  |            |             |        |       |
| Contracte Programming File     Contracte To Programming File     Contracte Programming File     Contract Programming File     Contract Programming File     Contract Programming File     Scatt Programming File     Contract Programming File         | Σ            | Optional Design Summary Contrarts<br>Snow Clock Rap of<br>Snow Failing Constraints<br>Snow Failing Constraints<br>Snow Errors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                               |                 |             | /21/2011  |            |             |        | + # × |
| Serie Beginning Fie                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | Optional Design Summary Contrans<br>Brow Clock Report<br>Show Varing Constraints<br>Show Varins<br>Show Krimis<br>Design Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                               | Date Ge         | nerated: 01 |           | - 08:32:17 | ,           | or k   | + # × |
| Start Console  Start Console  Start Console  Start Console  Conso  | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | ~     |
| Stat Compared to Popularity Fie  Stat Compared to Popularity Electronic Compared to Popularity Electronic Compared Stat Compared to Popularity ChipScope  Stat Compared to Po  | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | ~     |
| Start Console  Start Console  Start Console  Start Console  Conso  | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | ~     |
| Stat Compared to Popularity Fie  Stat Compared to Popularity Electronic Compared to Popularity Electronic Compared Stat Compared to Popularity ChipScope  Stat Compared to Po  | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | ~     |
| Stat Compared to Popularity Fie  Stat Compared to Popularity Electronic Compared to Popularity Electronic Compared Stat Compared to Popularity ChipScope  Stat Compared to Po  | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | ~     |
| Stat Compared to Popularity Fie  Stat Compared to Popularity Electronic Compared to Popularity Electronic Compared Stat Compared to Popularity ChipScope  Stat Compared to Po  | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | ~     |
| Stat Compared to Popularity Fie  Stat Compared to Popularity Electronic Compared to Popularity Electronic Compared Stat Compared to Popularity ChipScope  Stat Compared to Po  | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | vork  |
| Generale Popularing Fie     Generale Popularing Fie     Analyze Design Ling ChipScope     Analyze Design Ling ChipScope     Stert Console     INTO:INDLCompiler:1061 - Parsing VHDL file "C://     INTO:INDLCompiler:1065 - Parsing VHDL file "C://     INTO:INDLCompiler:1061 - Parsing VHDL file "C://     INTO:INDLCompiler:1061 - Parsing VHDL file "C://     INTO:INDLCompiler:1061 - Parsing VHDL file "C://     INTO:INDLCOMPILE:1061 - Parsing VHDL file "C://     INTO:INDLCOMPILE:      | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | ~     |
| Stat Compared to Popularity Fie  Stat Compared to Popularity Electronic Compared to Popularity Electronic Compared Stat Compared to Popularity ChipScope  Stat Compared to Po  | Doku<br>Doku | Optimal Design Summary Contras<br>= Snow Cake Repart<br>= Snow Failing Constraints<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Warnes<br>= Snow Krons<br>= Design Summary<br>= | /Desktop/X11inx/Exter         | Date Ge         | nerated:0)  | c1.vhd*   | - 08:32:17 | library wo  |        | vork  |

Start the circuit synthesis:

| 📧 ISE Project Navigator (M. 53d) - C:\Dokumente und Einstellu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ngen | \steinsi1\   | Desktop\Xilinx\ISE_sp3\dslm_n_s                  | pi\Standard_spi.xise - [              | Design S    | ummary (Sy      | nthesized  | 0]         |             |             | -           | đΧ      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------------------------------------------|---------------------------------------|-------------|-----------------|------------|------------|-------------|-------------|-------------|---------|
| 🗴 File Edit View Project Source Process Tools Window Lay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | out  | Help         |                                                  |                                       |             |                 |            |            |             |             |             | - 8 ×   |
| - 「 🖉 🗐 🖓   🎖   🌾 🗋 🗙 🗋 🖨 🗙 🖌 🖓 💭 🖉                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Ø    |              | 💫 i 🗟 🗄 🖬 🖬 🖓 🥬 i 🕨                              | • 🗵 📌 🗄 🖓                             |             |                 |            |            |             |             |             |         |
| Design ↔ □ & ×                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6    | Design       | Overview<br>Summary                              | w                                     | rapper_r    | _spi Project S  | itatus (01 | /21/2011   | - 08:33:54) | )           |             | ^       |
| 🎬 View: 💿 🎆 Implementation 🔿 🞆 Simulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |              | IOB Properties                                   | Project File: Sta                     | andard_sp   | .xise           | Parser Er  | TOTS:      |             | No Error    | s           |         |
| Hierarchy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0    |              | Module Level Utilization                         |                                       | apper_n_    |                 |            | ntation SI | ate:        | Synthes     |             |         |
| 👔 🕂 🕘 Standard_spi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ۲    |              | Timing Constraints                               |                                       | 3s500e-4c   |                 |            | TOTS:      |             | No Error    |             | _       |
| E 🔛 xaassuue-+cpg1az                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ç    |              | Pinout Report<br>Clock Report                    | -                                     | E 12.1      | pgroc           |            | arnings:   |             | _           | ngs (7 new) |         |
| wrapper_n_spi - behavior (wrapper_n_spi.vhd)     Spi 1 - spi_ctrl - behavior (spi_ctrl.vhd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 175  | 1            | Static Timing                                    |                                       | anced       |                 |            |            |             | 7 warm      | 45 (7 Dew)  |         |
| 🗧 🚽 🔂 core - dslm_n (dslm_n.ngc)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -    |              | and Warnings                                     |                                       |             |                 |            | outing Re  |             |             |             | _       |
| top.ucf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 30   |              | Parser Messages<br>Synthesis Messages            |                                       |             | (unlocked)      |            | iming Cons |             |             |             | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A    |              | Translation Messages                             | Environment: 5y                       | stem Setti  | 105             | •Fi        | nal Timing | Score:      |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | C            | Map Messages                                     |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | <u>-</u>     | Place and Route Messages                         | Dev                                   | vice Utilia | ation Summa     | rv (estima | ated value | s)          |             |             | [-]     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              | Timing Messages<br>Bitgen Messages               | Logic Utilization                     |             | lsed            |            | ailable    |             | Itilization |             | -       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              | All Implementation Messages                      | Number of Slices                      |             | /acu            | 1939       | unubic.    | 4656        | Cinzacion   |             | 41%     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 😑 Detaik     |                                                  | Number of Sice Filp Flops             |             |                 | 1550       |            | 9312        |             |             | 16%     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              | Synthesis Report<br>Translation Report           | Number of 4 input LUTs                |             |                 | 3150       |            | 9312        |             |             | 33%     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              | Map Report                                       |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              | Place and Route Report                           | Number of bonded IOBs                 |             |                 | 18         |            | 92          |             |             | 19%     |
| No Processes Running                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |              | Post-PAR Static Timing Report<br>Power Report    | Number of GCLKs                       |             |                 | 1          |            | 24          |             |             | 4%      |
| Processes: wrapper_n_spi - behavior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |              | Bitgen Report                                    |                                       |             |                 |            |            |             |             |             |         |
| The summary/Reports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      | Secon        | sary Reports                                     |                                       |             | Detailed R      | eports     |            |             |             |             | E1      |
| Besign Utilities     Besign Utilities     User Constraints                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |              |                                                  | Report Name                           | Statu       |                 |            | Errors     | Warning     | ç           | Infos       | -       |
| Onthesize - XST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | Design Pro   | perties                                          | Synthesis Report                      | Curre       | _               |            | _          | 7 Warning   |             | 0           |         |
| The test in the second  |      | Centian al D | able Message Filtering<br>esign Summary Contents | Translation Report                    | carro       | it in car sur o | 0100101120 |            | Linguing    |             | ·           | _       |
| Generate Programming File                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      | - 🗌 Sł       | iow Clock Report                                 | Map Report                            |             |                 |            |            |             |             |             | _       |
| Analyze Design Using ChipScope                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      | - S          | ow Failing Constraints                           | Place and Route Report                | _           | _               |            |            |             |             |             | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 3            | iow Warnings<br>iow Errors                       | · · · · · · · · · · · · · · · · · · · | _           |                 |            | _          |             |             |             | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  | Power Report                          |             |                 |            |            |             |             |             | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  | Post-PAR Static Timing Repo           | ort         |                 |            | _          |             |             |             | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  | Bitgen Report                         |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  |                                       |             | Secondary       | Reports    |            |             |             |             | [-]     |
| Start 🕮 Design 🚺 Files 🚺 Libraries                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -    | I            |                                                  |                                       |             |                 |            |            |             |             |             | ~       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Σ    |              | Design Summary (Synthesize                       | i) 🗵                                  | <u> </u>    |                 |            |            |             |             |             |         |
| Console                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |              |                                                  |                                       |             |                 |            |            |             |             | +           | - 8 - 2 |
| and a second sec |      |              |                                                  |                                       |             |                 |            |            |             |             |             | ~       |
| Started : "Launching RTL Schematic Viewer for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | wraj | oper_n_s     | pi.ngr".                                         |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |
| <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |              |                                                  |                                       |             |                 |            |            |             |             |             | >       |
| Console 🙆 Errors 🔔 Warnings 祸 Find in Files Results                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |
| Console 🖸 Errors 🥼 Warnings 🐼 Find in Files Results                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |              |                                                  |                                       |             |                 |            |            |             |             |             |         |

#### Start the circuit layout:



## 10.8 Installation of the IP Core for Altera FPGAs

The DSL Master IP Core is provided by SICK for Altera FPGA components. The IP Core is available in the form of encrypted VHDL files. These can be used for synthesis on all Altera FPGAs of sufficient size.

table 236 lists the requirements that must be fulfilled for the FPGA components selected.

Table 236: Requirements for Altera FPGAs

| FPGA requirements               | IP Core variant  | i.e for Cyclone III |
|---------------------------------|------------------|---------------------|
| Supported "Speed Grades"        |                  | -7                  |
|                                 |                  | -8                  |
| Number of "Logic Elements" used | Standard, serial | 4,614               |
| Timing requirements (clk)       |                  | Period: 13 ns       |

The installation of the IP Core is based on an installed Toolchain that is provided by Altera.

#### 10.8.1 Design variants

The DSL Master IP Core is supplied in two variants.

#### Standard

The "Standard" variant (dslm\_n) is a small IP Core, but does not support any safety functions and diagnostics of the log and the motor feedback systems connected. Use of the "Standard" variant does not permit a safety relevant application to be supported using SICK motor feedback systems certified for safety applications.

#### Safe

The "Safe" variant (dslm\_s) is a larger IP Core and supports safety functions and diagnostics in accordance with the requirements which are described in this manual and which are required for specific motor feedback systems (see the corresponding data sheet).

Both variants can be combined with various interface blocks (see chapter 10.1). Example projects are provided on the accompanying CD-ROM.

All IP Cores with interface blocks are packaged in a ZIP file and can be found on the accompanying CD-ROM in the "IP Core $\$ 

Table 237: Altera IP Core variants

Altera toolchain

yymmdd.dslmaster\_ altera.zip

**yymmdd** defines the release date of the IP Core in the format year (yy), month (mm) and day (dd).

#### 10.8.2 Design resources

The DSL Master IP Core is supplied as an encrypted VHDL project. The interface blocks are supplied as open source VHDL files. Additional design resources contain a file that specifies the time and environmental conditions as well as a VHDL template for a top level circuit that integrates the IP Core and the interface blocks.

Table 238: Design resources

| Path in ZIP archive | File                                   | dslm_n_spi           | dslm_n_bus | Resource                                                                        |  |  |  |
|---------------------|----------------------------------------|----------------------|------------|---------------------------------------------------------------------------------|--|--|--|
| \ (root)            | dslm_n_spi.qsf<br>dslm_n_bus.qsf       | x                    | х          | Project settings and time condi-<br>tions                                       |  |  |  |
| \wrapper            | wrapper_n_spi.vhd<br>wrapper_n_bus.vhd | nd x x VH<br>rhd cii |            | VHDL template for the top level<br>circuit "wrapper" for Altera Quar-<br>tus II |  |  |  |

| Path in ZIP archive            | File                         | dslm_n_spi | dslm_n_bus | Resource                                              |
|--------------------------------|------------------------------|------------|------------|-------------------------------------------------------|
| \source                        | e_dslm_n.vhd                 | x          | x          | Encrypted VHDL modules                                |
|                                | e_auxiliary.vhd              | x          | x          |                                                       |
|                                | e_cache_triport.vhd          | x          | x          |                                                       |
|                                | e_check8b10b.vhd             | x          | x          |                                                       |
|                                | e_crc5.vhd                   | x          | x          |                                                       |
|                                | e_crc16.vhd                  | x          | x          |                                                       |
|                                | e_dec8b10b.vhd               | x          | x          |                                                       |
|                                | e_dsl_core_top.vhd           | x          | x          |                                                       |
|                                | e_dsImaster.vhd              | x          | x          |                                                       |
|                                | e_dualport.vhd               | x          | x          |                                                       |
|                                | e_enc8b10b.vhd               | x          | x          |                                                       |
|                                | e_flag.vhd                   | x          | x          |                                                       |
|                                | e_framer.vhd                 | x          | x          |                                                       |
|                                | e_globals.vhd                | x          | x          |                                                       |
|                                | e_int_ctrl.vhd               | x          | x          |                                                       |
|                                | e_intg.vhd                   | x          | x          |                                                       |
|                                | e_master_pm.vhd              | x          | x          |                                                       |
|                                | e_par_mrx.vhd                | x          | x          |                                                       |
|                                | e_par_mtx.vhd                | x          | x          |                                                       |
|                                | e_par_pm.vhd                 | x          | x          |                                                       |
|                                | e_pipeline.vhd               | x          | x          |                                                       |
|                                | e_reset_sync.vhd             | x          | x          |                                                       |
|                                | e_sampler.vhd                | x          | x          |                                                       |
|                                | e_secondary.vhd              | x          | x          |                                                       |
|                                | e_sequencer.vhd              | x          | x          |                                                       |
|                                | e_sync_gen.vhd               | x          | x          |                                                       |
| \source \ Exter-<br>nal_Blocks | spi_ctrl.vhd<br>bus_ctrl.vhd | x          | x          | Open VHDL modules                                     |
| _<br>\license                  | DSL_encr_license.dat         | x          | x          | License file for use of the<br>encrypted VHDL project |

# i NOTE

Please note: If you import the time lines from the associated qsf file into Quartus II, set the following options in the "Advanced Import Settings" dialog box:

| vanced Import Settin       | lgs                                         |      |
|----------------------------|---------------------------------------------|------|
| Import                     |                                             |      |
| Instance assignments f     | from a lower-level entity                   |      |
| Entity assignments from    | n a lower-level entity (including IP cores) |      |
| Global assignments from    | m another project                           |      |
| Assignment types to import |                                             |      |
| 🔽 Global assignments       |                                             |      |
| 🔽 Instance assignments     |                                             |      |
| 🔽 All assignments to pir   | ns                                          |      |
| 🔽 Back-annotated rout      | ting                                        |      |
| 🛛 🔲 Promote assignment:    | s to all instances of the entity            |      |
| Limit promotion to insta   | ances that match only certain characters    |      |
| Instance wildcard:         |                                             |      |
| Import options             |                                             |      |
| 🔽 Imported assignments of  | do not exist in current project             |      |
| 🔽 Imported assignments of  | overwrite any conflicting assignments       |      |
| 🔽 Imported entity assignm  | nents replace current entity assignments    |      |
|                            |                                             |      |
|                            | OK Car                                      | ncel |

#### 

Please note: To compile a circuit with encrypted VHDL modules, the associated license file must be installed.

In the "Tools" menu in Quartus II, click on the "License Setup" entry. The "Options" dialog box is displayed. Under the entry "License file", select the associated license file:

| Options                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Category:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| - License Setup     - Processing     Global User Libraries (All Projection     - Colors     - Fonts     - Colors     - Colors     - Fonts     - Colors     - Fonts     - Memory Editor     - Fonts     - Messages     - Suppression     - Colors     - Fonts     - Messages     - Suppression     - Colors     - Fonts     - Colors     - Colors | License Setup         License file:       C:\Data\Altera\standard\license\DSL_(M320_55)_encr_license.dat         Use LM_LICENSE_FILE variable:       C:\Temp\mxe_3_6.5c\MXE\license.dat         Current License       Web Edition         Subscription Expiration:       2009.10         Host ID Type:       Not found         Host ID Value:       Not found         Licensed AMPP/MegaCore functions:       Wait for floating licenses         Vendor       Product       Version         Expiration       Count       Hostid Value         Vendor       Product       Version         Z742       A5A5       2099.01       01-jan-2099 |
| RTL Viewer     Technology Map Viewer     Colors     Fonts     Programmer     Report Window     Colors     Fonts     Prost     Prost                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Local System info<br>Network Interface Card (NIC) ID: 00306eb046c5<br>C: drive serial number: 94de6ae5<br>Software Guard ID: Not found<br>OK Cancel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## **11** DSL component interoperability

To support future implementations of this technology especially with interchangeable components SICK provides a description of a preferred HDSLsystem configuration. This contains information of components, communication as well as installation conditions for a HIPERFACE DSL<sup>®</sup> Motor feedback system.

By reason of the wide range of different application conditions, e.g. for machine tooling, automated handling or robots, not all particular requirements can be foreseen and considered within one system configuration. It is within the obligation of the user to verify the presented preferred system configuration for particular application requirements and carry out necessary changes. In case of questions or concern SICK will provide further support for implementation and application assessment of the HDSL-technology.

The HDSL-system consists of "internal" and "external" components. The "internalHDSL-chain" contains the following main parts:

- Servo controller (with IP-core)
- Connection line (with cables and connectors)
- Servo motor (with encoder)

These three parts belong together and for a reliable running system all of them need to be considered and optimized as one system during design and realization.

The "external" contributor which impacts a stable and reliable function of the HDSLsystem is the Installation site (application & environment).

Conditions can vary significant between different installation sites worldwide, especially for power supply and grounding conditions but not limited to them. Within (Whitepaper Doc. 8018857) information are provided about potential subjects which need to be considered and checked for a successful installation.

## 11.1 Servo controller recommendations

The servo controller part within the system configuration contains software routines as well as hardware design and components for interface and connections. Within the servo controller the master part of the HDSL system – the IP-core – needs to be integrated.

#### 11.1.1 IP-Core

Based on field experiences and customer feedback SICK continuously improves the HDSL technology. The information presented within this document are based on an IP-core version of 1.06 at least.

#### 11.1.2 Position Estimator

For an increased system stability and robustness against short time fast position losses caused by multiple reasons the system contains the position estimator functionality. As soon as the system recognizes invalid position information the fast position is provided by the position estimator, which is indicated to the user. For a stable and optimized system function the SICK-position estimator shall be used which is integrated within the IP-core. Based on system features and application requirements the position estimator can be configured by the help of the parameter "max system acceleration" (MAXACC-register) and the "max acceptable position deviation" (MAXDEV-register/dev\_thr\_errsignal). For further information please refer to chapter 7.3.1.

#### 11.1.3 Event handling

Beside the position data the HDSL-system provides a lot of information to the user [servo controller]. This contains information of the operation conditions, connection performances as well as error information. These information are available as bit settings within different registers as well as digital output signals of the IP-core. Within (SICK-HIPERFACE DSL\_event\_list; Doc.E\_134759) the different information are classified into critical, major or minor events. Furthermore a first root cause information is provided and a first servo controller response. For a stable system during normal operation and start-up the event monitoring shall be done as described within (SICK-HIPERFACE DSL\_event\_list; Doc.E\_134759) and in chapter 7.2. For non-safety operation applications the fast position information needs to be watched only. As long as the fast position is valid (within the limits of the position estimator set limits) there is no loss of accuracy in motor controlling and the system can ride through any error situation within the set tolerances (see position estimator at chapter 7.3.1).

#### 11.1.4 Resources

Encoder functions and information are defined as resources. Each individual resource is identified by a unique resource index (RID). "Long message" transactions enable access to all resources installed in a HDSL motor feedback system. For further information of the detailed resources handling please refer to chapter 9. There are mandatory resources which are available at all of the HDSL-encoder types. A few of the resources vary for the different types of the encoders. For the available resources of each encoder family please refer to the according product information document. At the initial start-up of the system the servo controller needs to read out the actual encoder configuration to identify available encoder functionality (see also chapter 11.1.5).

#### 11.1.5 Encoder identification

Encoders can have different configurations (resolution, singleturn/multiturn, motor temperature reading) or different internal information based on their type (optical or capacitive). When starting communication initially the electronic type label of the encoder need to be read to configure the servo controller for the particular encoder:

- Resolution (steps per turn)
- Range (revolutions)
- Motor temperature reading function
- Encoder type (to differentiate between standard and Safety version)

Based on the actual encoder configuration the according controller settings need to be done.

#### 11.1.6 Motor commutation

For reading or setting motor commutation no other procedure than laid out for motor manufacturers in chapter 11.1.6 must be used by the drive controller.

#### 11.1.7 Interface circuit

In chapter 4.1 an electrical schematic for the interface circuit is provided with a BOM of the needed components. Furthermore a description is given with layout design assessments and advices when designing the PCB-layout and choosing the different components therefore.

#### 11.1.8 DSL line connection

With the HDSL-technology data wires are routed together with motor power lines within one hybrid cable type. Within the cable certain measures are taken to prevent the data lines from disturbing electrical noise. At the connection point the data wires need to be separated from the motor lines and connected to the controller in such a way that potential EMC-noise coupling is avoided. Depending on various experiences and needs different styles of connector were developed and are in use successfully. figure 56 below shows the principle connection configuration at the servo controller with a separate & shielded data line connection.



Figure 56: Connection of the hybrid motor cable to the servo controller

The shielded data wires are separated from the other two cable shielding. The data line shielding is connected to a metallized connector housing. Through the connector housing this shielding is connected to the servo controller ground connection. Within this connector the two data wires are routed to the servo controller. So the data lines outside the cable are well shielding, length should be <100 mm. The cable main shielding is connected to be considered that this ground connection has a low impedance to the controller ground connection and further. It needs to be assured that EMC noise is well drained and not bounced back into the cable. For installation grounding condition please refer also to chapter 11.4.

#### 11.1.9 Verification

To check and verify the successful integration of the HDSL-technology into the servo controller different tests can be performed.

Event handling:

- During IP-core integration and programming the event handling can be checked by simulating encoder events by the help of the PGT-11-S up to a certain extent. Then the desired system responses can be observed and verified. For more details please see PGT-11-S Doc. 8017723.
- By generating error situations (mechanical shock by hitting the motor shaft e.g.) the functionality of the position estimator and its parameter settings can be checked. Depending on the parameter settings for the position estimator the system must be able to cover a certain period of time with invalid fast position information.

EMC noise impact:

- With an oscilloscope and differential probes the EMC noise level on the HDSL-lines can be checked. Within (HIPERFACE DSL<sup>®</sup> field test & analysis – Possibilities and limits Application Note Vers. 12-00; Doc. E\_148498) some test possibilities are described. This can be done during different servo controller operation modes like acceleration, deceleration, stand still, reverse cycling at free running mode or with motor load.
- By modifying connections and/or shielding performances changes can be checked for optimization purposes.

## 11.2 Motor recommendations

The servo motor part within the system configuration contains the motor connector, the encoder connecting set and the encoder as well.

#### 11.2.1 Motor connector

In principle the information provided at chapter 11.3.3 apply here, too. Depending on the motor power size currently the two different sizes are in use: M17 and M23, the last one is the mainly used size. For interchangeable components the 9-pin layout version should be used as shown at chapter 11.3.3 (e.g. Intercontec connector series 923)

For both the connector sizes there are the same criteria applicable:

- Keep open (= unshielded) wire lengths as short as possible, especially for the data wires (< 20 mm).</li>
- Keep data wires well separated from power and brake wires, no cross overs between data and other wires.
- Connect the shielding via areal contact to the connector (no pigtails).
- Data line shielding gets its own contact through the connector.

For connecting and assembling the particular connector follow the according instructions of the manufacturer.

#### 11.2.2 Encoder connection set

With the encoder connecting set the encoder is connected to the motor connector inside the motor. SICK provides this configured cable set as an accessory. Here the wires are already assembled to the connector for the HDSL-connection to the encoder. For the connection between the encoder to the motor connector the length shall be minimized without any loops, unused wire lengths shall be cut-off. By using a connection set without shielding which is typical for small and midsize servo motors (frame sizes up to 130 mm) the data line shielding at pin F needs to be connected to PE at the motor housing. When using a shielded connection set (for connections lengths >200 mm) this shielding is connected to pin F. In this case the connector series 723 (of Intercontec e.g.) is used for the motor connection (at the motor and cable as well) to optimize data line shielding performance. At the encoder side this shielding is connected to PE finally.

#### 11.2.3 Encoder mounting

For a proper and long reliable function the encoder needs to be assembled according the information within its operation instructions. If necessary the required special tools shall be used and the listed torque setting. Tools with adjustable torque setting shall be used for repeatable mounting conditions. Motor temperature sensor leads shall be cut to a reasonable length before configured with the connector to connect to the encoder. Long loops of these leads shall be avoided.

#### 11.2.4 Motor commutation

For an optimized motor power control a defined rotor angle needs to be set to certain encoder position information. For interchangeable components this position is always set to "0". To commutate the motor the encoder is mounted within the motor and connected to the PGT or a comparable IP-core system within a production system (in Master Mode). A DC voltage is supplied to the motor phase connections (V – +24 VDC; U & W – -24 VDC), which forces the rotor of the motor (and the encoder) into a certain position. The power level may vary depending on the motor size. This encoder position is set to "0" by the help of the "SETPOS"-command (RID 101h). Therefore please follow the instruction within [2]. If the command was carried out correct the position reading from the encoder must be "0". With a position jitter the actual value can fluctuate and numbers of around 262144 (18 bit singleturn-type) or 1073741824 (18 bit multiturn-type) can appear, too.

#### 11.2.5 Motor type label

For an optimized motor controlling and operation the servo controller needs particular information about the connected motor. For interchangeable configurations (different motors brands at a controller) a default set of data is stored at the encoder within an electronic motor type label. The use of additional manufacturer-specific data files is not limited by this requirement. Within an electronic motor type label the following data could be listed (extracted from existing electronic motor type labels) as subject for further discussions. This example data file has the following specification:

File name: INTEROP

File size: t.b.d.

File content:

Table 239: Example for motor type label

| Information                                             | Unit              | Range   | Offset [bytes] | Length [bytes] |
|---------------------------------------------------------|-------------------|---------|----------------|----------------|
| Number of pole pairs                                    | -                 | 0 255   | 0              | 1              |
| Rate speed nN                                           | min-1             | 0 65535 | 1              | 2              |
| Standstill current<br>I0rms                             | A                 | 0 255   | 3              | 1              |
| Peak current<br>IOmax                                   | A                 | 0 255   | 4              | 1              |
| Rated voltage Vn                                        | V                 | 0 65535 | 5              | 2              |
| Rated torque Mn                                         | Nm                | 0 65535 | 7              | 2              |
| Rotor moment of inertia J                               | kgcm <sup>2</sup> | 0 65535 | 9              | 2              |
| Thermal time constant tTH                               | -                 | 0 255   | 11             | 1              |
| Max. brake volt-<br>age Vbkmax                          | V                 | 0 255   | 12             | 1              |
| Brake release<br>delay time tBRH                        | ms                | 0 255   | 13             | 1              |
| Temperature sensor coefficient $\Delta R/\Delta \delta$ | Ω/Κ               | 0 255   | 14             | 1              |

By reading these information the servo controller can automatically configure a standard motor controlling performance with the actual connected motor. The HDSL encoders provided an EEPROM storage area of 8 kByte for external usage organized by file system. In this case several files can be stored there. Access to this storage area is provided by different resources.

- "MAKEFILE" RID 133h create, delete, change file
- "LOADFILE" RID 130h load an existing file for access
- "RWFILE" RID 131h read or write access
- "FILESTAT" RID 132h information about access rights and file size
- "DIR" RID 134h provides the list of existing files

For further information of the file handling please refer to section chapter 9.8.

### 11.2.6 Verification

For the proper encoder assembling a visual inspection is done. In case of problems (vibrations, e.g.) acceleration sensors can be placed on the encoder and the vibration level can be checked (in reference to the limits shown within the product information). To check the proper mounting of the encoder to the motor shaft an external reference encoder is used. Its position information is compared to them of the encoder within the motor. If a potential deviation between the two positions data exceeds a certain limit the encoder mounting needs to be checked and reworked if necessary. The proper shielding and grounding is tested with an oscilloscope and differential probes during different drive modes and observing the EMC noise coupling or disturbances on the data lines.

## 11.3 Recommendations for connection line

The connection line part within the system configuration contains the cable between the servo controller connection point and the motor connector as well as potential couplings within the line.

#### 11.3.1 Cable

The combination of data lines and motor power lines within one cable is done with the so-called hybrid cable type. Herein the data lines are protected against electromagneticdisturbances by different measures as good as possible. To be suitable for a stable and reliable HDSL-communication the cable need to fulfill certain criteria.

Within [Whitepaper Vers. 2-03; Doc. 8018816] the basic cable performance requirements are listed. Nowadays more or less all bigger cable manufacturer and supplier have one or morehybrid cable types within their product portfolio. When choosing a particular cable the manufacturer data need to be compared with the requirements, listed within [Whitepaper Vers. 2-03; Doc. 8018816].

Further criteria for the cable selection are listed within [Whitepaper Vers. 1-04; Doc. 8018817]. These criteria are mainly driven by requirements and conditions of the different installation sites (environmental and legal issues, e.g.).

#### 11.3.2 Couplings

Couplings are installed to separate different equipment sections from each other mainly for shipment and installation purposes. At coupling points the cable needs to be opened. Thereby all the measures to protect the data line have no longer any effect. The general recommendation is to avoid couplings within the connection line. If coupling points are necessary the number shall be kept as low as possible – one should be suitable for most of the cases. Requirements for couplings:

- Keep open (= unshielded) wire lengths as short as possible, especially for the data wires (<20 mm)</li>
- Keep data wires well separated from power and brake wires, no wire crossing
- The shielding of the data lines needs to be separated from the other shielding
- no pigtails for any shielding connection
- A motor connector type coupling shall be used instead of terminal boxes.

#### 11.3.3 Connector to motor

Up to some extent the motor [power] size defines the type [size] of connector used for motor connection to the hybrid cable. Currently two different sizes are in use: M17 and M23, the last one is the mainly used size. The M17 connector size is used for very small motors only (typical frame size 55 mm and smaller). For both the connector sizes there are the same requirements applicable:

- Keep open (= unshielded) wire lengths as short as possible, especially for the data wires (<20 mm)</li>
- Keep data wires well separated from power and brake wires, no cross overs
   between data and other wires
- Connect the shielding via areal contact to the connector (no pigtails)
- Data line shielding gets its own contact through the connector. For connecting
  and assembling of the particular connector follow the according instructions of
  the manufacturer. For interchangeable components (motor/cable) the pin layout
  as shown at the figure below shall be used (9-pin-M23 size motor connector).



#### pin orientation: view on the cable connector

pin code: A - U B - V C - W D - PE E - data+ H - data-F - data shielding G - brake+ L - brake-

Figure 57: Pin layout M23

Pin layout for a M23 size motor connector. Main & brake line shielding is connected together to the connector housing; within the connector also PE is connected to the connector housing; there is a separate feedthrough of the data line shielding. When using a shielded configured encoder connecting set the shielding of this set is connected to the according pin on the motor part of the connector.

#### 11.3.4 Verification

Within [HIPERFACE DSL field test & analysis – Possibilities and limits Application Note Vers. 12-00; Doc. E\_148498] there are tests listed to check the performance of the connection line, especially during field inspection. These tests are also applicable to check and verify a system configuration initially. Signal transmission performance:

- Evaluation of the contents for registers RSSI, EDGE, DELAY, QM.
- Monitor the digital IP-core output signals estimator\_on and encoding\_err
- Monitor the online\_status\_d register bit for POS, DTE and QMLW

For the exact meaning for the content of these register and threshold values please refer to chapter 6.5.3, chapter 6.5.7, chapter 6.5.8. The signal propagation delay within the connection line will be adjusted within the HDSL-protocol frame in steps of approx. 106 ns (~10m-steps). Intended connection lengths shall be configured and tested. Results can be compared with the content of the DELAY-register.

EMC noise impact:

With an oscilloscope and differential probes the EMC noise level on the HDSLlines can be checked. The probes are initially connected at the HDSL-inlet point at the servo controller. Tests can be done during different servo controller operation modes like acceleration, deceleration, stand still, reverse cycling at free running or with motor load.

## 11.4 Recommendations on installation site

As mentioned within chapter 11.1 also external conditions influence the proper function of the HDSL-system. Depending on foreseeable target applications known conditions can be considered during the system design process. Nevertheless the conditions can vary significantly between different installations sites. By reason of the great variety of different conditions there are no single HDSLsystem configuration which will fit all needs. In such cases the differences need to be assessed and the HDSL-system configuration can be adjusted to particular requirements. The two important external impacts to the HDSL-system performance are

- The power supply and grounding conditions
- Application changes and field modifications

#### **11.4.1** Power supply and grounding conditions

Most power supply ratings for current HDSL-servo motor applications are either 400 VAC/3~ or 480 VAC/3~. The difference between these two level leads to a different level of DC voltage for PWM controlling of the motors of either approx. 570 VDC or approx. 700 VDC. In combination with different rising edges for the PWM this leads to significant different EMC conditions especially within the connection line between the servo controller and the motor. This needs to be considered when adapting a HDSLsystem configuration for one power supply system to the other one. The impact of the grounding condition is caused either by insufficient contact qualities or wire sizes. It leads to noise reflections instead of noise draining. Depending on noise frequencies and cable lengths it can amplify noise amplitudes up to a disturbing level. Large distances between controller and motor location or different ground connections points can cause ground loops.

#### 12 Index

#### Α

| absolute value                                    | 13, 66, 67, 79 |
|---------------------------------------------------|----------------|
| В                                                 |                |
| bit pattern                                       | 66, 66, 66, 66 |
| bit pattern                                       |                |
| C                                                 |                |
| cable length<br>Classification<br>Control signals |                |

| CRC 35, 35, 35, 39, 39, 39, 39, 41, 43, 53, 53, 53, 54, 65, 65, |
|-----------------------------------------------------------------|
| 65, 65, 66, 67, 68, 68, 68, 68, 68, 68, 68, 68, 68, 68          |
| 115, 116, 119, 170                                              |
| CRC                                                             |
| CRC Channel 1 does not match position value 116                 |

#### D

DSL Master IP Core.... 5, 10, 13, 14, 19, 21, 23, 23, 24, 24, 25, 37, 47, 53, 65, 68, 75, 84, 112, 115, 115, 117, 119, 5, 199, 199, 200, 204, 205, 205

#### Е

| encoder cable 16                                                   |
|--------------------------------------------------------------------|
| Encoder ID 48, 48, 65                                              |
| Encoder status 51, 51, 70, 71, 71, 71, 72, 72, 72, 72, 72, 72, 72, |
| 72, 72, 72, 72, 72, 73, 73, 73, 73, 73, 73, 73, 94, 95, 104        |
| Encoder temperature 142                                            |
| Error handling 27, 88, 90, 93, 95, 95, 219                         |
| External sensors                                                   |

#### F

| Free running mode           | 21, 76, 80    |
|-----------------------------|---------------|
| Free running mode           | 183           |
| Frequency inverter cycle 10 | ), 12, 15, 25 |
| Full-duplex SPI interface   |               |

#### н

## I

| Information channels 106                                            |
|---------------------------------------------------------------------|
| Interface blocks 181, 185, 193, 200, 200                            |
| interrupt 9, 20, 26, 27, 33, 44, 45, 62, 63, 63, 93, 111, 117, 120, |
| 182                                                                 |
| interrupt_s 27                                                      |
| IP Core 9, 16, 19, 20, 21, 24, 24, 24, 26, 27, 32, 37, 47, 53, 68,  |
| 70, 84, 112, 115, 115, 115, 117, 117, 117, 117, 119, 119, 120,      |
| 120, 120, 120, 120, 185, 185, 188, 188, 189, 189, 189, 190,         |
| 194, 194, 195, 199, 200, 200, 201, 204, 205, 205, 219               |
| IP-Core                                                             |
| IP-Core 184                                                         |

#### L

Long message.... 14, 31, 34, 39, 43, 54, 56, 57, 57, 61, 63, 63, 84, 85, 86, 88, 89, 89, 90, 104, 118, 125, 126, 128, 133, 134, 134, 135, 136, 137, 138, 138, 142, 144, 145, 146, 147, 150, 164, 165, 168, 169, 169, 170, 171, 172, 173, 174, 176

#### Ν

Note/tip.....7

### 0

Online status..... 21, 24, 24, 24, 29, 29, 32, 34, 34, 34, 34, 35, 35, 35, 36, 36, 36, 36, 37, 41, 42, 62, 62, 66, 66, 82, 93, 94, 103, 116, 184, 186, 187, 188, 188, 188, 189, 189, 190, 192

#### Ρ

| Parameter data                    |                                     |
|-----------------------------------|-------------------------------------|
| Parameters Channel 14, 15, 2      | 25, 31, 38, 39, 43, 45, 54, 56, 57, |
| 5                                 | 9, 61, 63, 65, 84, 84, 86, 90, 106  |
|                                   |                                     |
| Position data                     | 10, 23, 24, 24, 42, 66, 91          |
| Process data 9, 12, 12, 13, 29, 3 | 1, 40, 50, 77, 106, 120, 145, 146   |
| Protocol package                  | 10, 11, 12, 13, 15, 40, 106         |
| Protocol package                  |                                     |
| PSDI signal                       |                                     |

#### Q

Quality monitoring.... 34, 36, 37, 37, 40, 45, 62, 62, 63, 63, 64, 64, 64, 76, 77, 103

#### R

| Recommend fault ha | andl | ing   |     |     |     |     |     |      |      |      | 103 |
|--------------------|------|-------|-----|-----|-----|-----|-----|------|------|------|-----|
| Resolution         | 60,  | 60, ( | 67, | 78, | 79, | 83, | 83, | 114, | 133, | 151, | 183 |

#### S

| Safe position                                                      |
|--------------------------------------------------------------------|
| Safety oriented functions 108                                      |
| Safety oriented function sequence 107                              |
| Safety related task of the evaluation system 107, 108              |
| SensorHub channel 9, 12, 15, 23, 25, 26, 31, 57, 59, 183           |
| SensorHub resources 177                                            |
| Set position 118, 157                                              |
| Short message 13, 14, 31, 36, 36, 36, 38, 39, 43, 63, 63, 63, 63,  |
| 63, 65, 65, 65, 68, 71, 84, 84, 86, 90, 119, 183                   |
| Speed. 8, 12, 12, 38, 50, 77, 80, 81, 94, 106, 107, 108, 110, 125, |
| 128, 145, 146, 147, 148, 149, 151, 183, 199, 205                   |
| SPI1                                                               |
| Read/write sequence                                                |
| Read individual register                                           |
| Read several registers                                             |
| Write to individual register                                       |
| Synchronous 8, 10, 12, 13, 15, 76, 81, 84, 107, 109, 146, 158,     |
| 190                                                                |
| SYNC mode                                                          |
| SYNC signal 21, 26, 27, 40, 52, 67, 78, 81, 120, 182, 183          |
| System diagnostics                                                 |
|                                                                    |

#### Т

| The safety oriented use of encoder systems | 107 |
|--------------------------------------------|-----|
| Time sequence for SPI PIPE                 | 25  |

#### ۷

Voltage supply...... 18, 110, 120

| 13       | Glossary            |                                                                                                                                                        |
|----------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 8B/10B              | 8 bit/10 bit code (line code for transmission of 8 bits with data in 10 bit lengths to achieve DC balance) $\$                                         |
|          | CRC                 | Cyclic Redundancy Check (algorithm to determine data checksum) DSL Digital Servo Link, complete name: HIPERFACE $\mbox{DSL}^{\ensuremath{\mathbb{S}}}$ |
|          | DSL                 | Digital Servo Link                                                                                                                                     |
|          | EDIF                | Electronic Design Interchange Format (format for electronic exchange of FPGA netlists)                                                                 |
|          | FIFO                | First in – First out (storage method in which the first stored elements are the first to be discarded)                                                 |
|          | FPGA                | Field Programmable Gate Array (programmable digital logic component)                                                                                   |
|          | IP Core             | Intellectual Property Core, for integration into ICs or chip provided for FPGAs                                                                        |
| Lo       | ong Message         | Protocol component for polling parameter data of an encoder that must first be proc-<br>essed by the encoder.                                          |
| Motor fo | eedback sys-<br>tem | Rotary or linear encoder for use in servo drives                                                                                                       |
|          | RS485               | Radio Sector Standard 485 (also designated as EIA-485 or TIA- 485-A standard for serial data transmission over symmetric pair cables)                  |
|          | RSSI                | Received Signal Strength Indicator                                                                                                                     |
|          | SensorHub           | Interface between a motor feedback system and an external sensor component in a drive system                                                           |
| Sh       | ort Message         | Protocol component for polling directly transmitted parameter data of an encoder                                                                       |
|          | SPI                 | Serial Peripheral Interface (serial bus system for digital switching)                                                                                  |
|          | VHDL                | Very high speed integrated circuit Hardware Description Language (hardware abstrac-<br>tion language for FPGAs)                                        |

## 14 Versions

#### Table 240: Document versions

| Date       | Version | Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6/27/2014  | 00      | First issue (replacement of HIPERFACE DSL® manual 8013607 and IPCore DSL Master Manual 8013736)                                                                                                                                                                                                                                                                                                                                                                                    |
| 8/21/2014  | 01      | Adapted parameter channel error handling description to version 1.06 of the Hiperface DSL <sup>®</sup> IP Core (RET flag no longer available). Part MAX13431E no longer suggested due to decreased availability.                                                                                                                                                                                                                                                                   |
| 5/18/2015  | 02      | Update of safety requirements (removal of diagnostic tests on<br>position vector length check)<br>Clarifications on position usage for safety functions<br>Clarifications on usage of POSTX<br>Addition of documentation on function to reset user file system.<br>Addition and clarification of functions in regard to new DSL prod-<br>ucts EFx50 and EEx37 (LED current, position filter).                                                                                      |
| 6/6/2016   | 03      | Update to DSL Master version 1.07: Bugfix related Test messages<br>and POSTX signals.<br>Addition of RELEASE register.<br>Addition of interface circuit design recommendation<br>Adjustments of resources and errors for different encoder types<br>EKx/EFx/EEx (LED Current, Rotor Position)<br>Addition of recommended error handling for different encoder<br>types EKx/EFx/EEx Revision on Safety requirements<br>Addition of the feature "Mandatory yes/no" for each resource |
| 1/15/2018  | 04      | Improvement of error handling list see table 49<br>Adjustment of drive interface register map<br>Annulation of SAFEDSL020 requirement                                                                                                                                                                                                                                                                                                                                              |
| 10/02/2018 | 05      | Addition of error assumption of unexpected ball bearing failure chapter 8.6.5                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1/17/2019  | 06      | Annulation of safety requirements SAFEDSL004, SAFEDSL018<br>and SAFEDSL019.<br>Addition of safety requirements SAFEDSL022                                                                                                                                                                                                                                                                                                                                                          |
| 3/08/2021  | 07      | SAFEDSL009 requirement rephrased<br>Annulation of safety requirement SAFEDSL013<br>Adjustment of EMIFA description                                                                                                                                                                                                                                                                                                                                                                 |

Australia Phone +61 (3) 9457 0600 1800 33 48 02 - tollfree E-Mail sales@sick.com.au

Austria Phone +43 (0) 2236 62288-0 E-Mail office@sick.at

Belgium/Luxembourg Phone +32 (0) 2 466 55 66 E-Mail info@sick.be

Brazil Phone +55 11 3215-4900 E-Mail comercial@sick.com.br

Canada Phone +1 905.771.1444 E-Mail cs.canada@sick.com

**Czech Republic** Phone +420 2 57 91 18 50 E-Mail sick@sick.cz

Chile Phone +56 (2) 2274 7430 E-Mail chile@sick.com

China Phone +86 20 2882 3600 E-Mail info.china@sick.net.cn

Denmark Phone +45 45 82 64 00 E-Mail sick@sick.dk

Finland Phone +358-9-25 15 800 E-Mail sick@sick.fi

France Phone +33 1 64 62 35 00 E-Mail info@sick.fr

**Germany** Phone +49 (0) 2 11 53 01 E-Mail info@sick.de

Hong Kong Phone +852 2153 6300 E-Mail ghk@sick.com.hk

Hungary Phone +36 1 371 2680 E-Mail ertekesites@sick.hu

India Phone +91-22-6119 8900 E-Mail info@sick-india.com Israel Phone +972-4-6881000 E-Mail info@sick-sensors.com

Italy Phone +39 02 27 43 41 E-Mail info@sick.it

Japan Phone +81 3 5309 2112 E-Mail support@sick.jp

Malaysia Phone +603-8080 7425 E-Mail enquiry.my@sick.com

Mexico Phone +52 (472) 748 9451 E-Mail mario.garcia@sick.com

Netherlands Phone +31 (0) 30 229 25 44 E-Mail info@sick.nl

New Zealand Phone +64 9 415 0459 0800 222 278 - tollfree E-Mail sales@sick.co.nz

Norway Phone +47 67 81 50 00 E-Mail sick@sick.no

Poland Phone +48 22 539 41 00 E-Mail info@sick.pl

Romania Phone +40 356-17 11 20 E-Mail office@sick.ro

Russia Phone +7 495 283 09 90 E-Mail info@sick.ru

Singapore Phone +65 6744 3732 E-Mail sales.gsg@sick.com

Slovakia Phone +421 482 901 201 E-Mail mail@sick-sk.sk

Slovenia Phone +386 591 78849 E-Mail office@sick.si

South Africa Phone +27 (0)11 472 3733 E-Mail info@sickautomation.co.za South Korea Phone +82 2 786 6321 E-Mail info@sickkorea.net

Spain Phone +34 93 480 31 00 E-Mail info@sick.es

Sweden Phone +46 10 110 10 00 E-Mail info@sick.se

Switzerland Phone +41 41 619 29 39 E-Mail contact@sick.ch

Taiwan Phone +886-2-2375-6288 E-Mail sales@sick.com.tw

Thailand Phone +66 2 645 0009 E-Mail marcom.th@sick.com

Turkey Phone +90 (216) 528 50 00 E-Mail info@sick.com.tr

United Arab Emirates Phone +971 (0) 4 88 65 878 E-Mail info@sick.ae

United Kingdom Phone +44 (0)17278 31121 E-Mail info@sick.co.uk

USA Phone +1 800.325.7425 E-Mail info@sick.com

Vietnam Phone +65 6744 3732 E-Mail sales.gsg@sick.com

Further locations at www.sick.com

